blob: 404a8503bf7132cd7f0bcfbcea494c5b41b3974f [file] [log] [blame]
Angel Ponsfe7c2b92020-02-24 12:01:26 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Angel Ponsfe7c2b92020-02-24 12:01:26 +01002
3#include <bootblock_common.h>
4#include <device/pnp_ops.h>
Angel Ponsfe7c2b92020-02-24 12:01:26 +01005#include <southbridge/intel/bd82x6x/pch.h>
6#include <superio/nuvoton/common/nuvoton.h>
7#include <superio/nuvoton/nct6779d/nct6779d.h>
8
9#define GLOBAL_DEV PNP_DEV(0x2e, 0)
10#define ACPI_DEV PNP_DEV(0x2e, NCT6779D_ACPI)
11
12const struct southbridge_usb_port mainboard_usb_ports[] = {
13 { 1, 0, 0 },
14 { 1, 0, 0 },
15 { 1, 0, 1 },
16 { 1, 0, 1 },
17 { 1, 0, 2 },
18 { 1, 0, 2 },
19 { 1, 0, 3 },
20 { 1, 0, 3 },
21 { 1, 0, 4 },
22 { 1, 0, 4 },
23 { 1, 0, 6 },
24 { 1, 0, 5 },
25 { 1, 0, 5 },
26 { 1, 0, 6 },
27};
28
29void bootblock_mainboard_early_init(void)
30{
31 nuvoton_pnp_enter_conf_state(GLOBAL_DEV);
32
33 /* Select SIO pin states */
34 pnp_write_config(GLOBAL_DEV, 0x1a, 0x00);
35 pnp_write_config(GLOBAL_DEV, 0x1c, 0x71);
36 pnp_write_config(GLOBAL_DEV, 0x1d, 0x0e);
37 pnp_write_config(GLOBAL_DEV, 0x22, 0xd7);
38 pnp_write_config(GLOBAL_DEV, 0x2a, 0x48);
39 pnp_write_config(GLOBAL_DEV, 0x2c, 0x00);
40
41 /* Power RAM in S3 */
42 pnp_set_logical_device(ACPI_DEV);
43 pnp_write_config(ACPI_DEV, 0xe4, 0x10);
44
45 nuvoton_pnp_exit_conf_state(GLOBAL_DEV);
46
47 /* Do not enable UART, the header is not populated by default */
48}