blob: e6f8186743a4fcc0c33b1f5f0da7075adfa125ce [file] [log] [blame]
Angel Ponsfe7c2b92020-02-24 12:01:26 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
3
4#include <bootblock_common.h>
5#include <device/pnp_ops.h>
6#include <northbridge/intel/sandybridge/raminit_native.h>
7#include <northbridge/intel/sandybridge/sandybridge.h>
8#include <southbridge/intel/bd82x6x/pch.h>
9#include <superio/nuvoton/common/nuvoton.h>
10#include <superio/nuvoton/nct6779d/nct6779d.h>
11
12#define GLOBAL_DEV PNP_DEV(0x2e, 0)
13#define ACPI_DEV PNP_DEV(0x2e, NCT6779D_ACPI)
14
15const struct southbridge_usb_port mainboard_usb_ports[] = {
16 { 1, 0, 0 },
17 { 1, 0, 0 },
18 { 1, 0, 1 },
19 { 1, 0, 1 },
20 { 1, 0, 2 },
21 { 1, 0, 2 },
22 { 1, 0, 3 },
23 { 1, 0, 3 },
24 { 1, 0, 4 },
25 { 1, 0, 4 },
26 { 1, 0, 6 },
27 { 1, 0, 5 },
28 { 1, 0, 5 },
29 { 1, 0, 6 },
30};
31
32void bootblock_mainboard_early_init(void)
33{
34 nuvoton_pnp_enter_conf_state(GLOBAL_DEV);
35
36 /* Select SIO pin states */
37 pnp_write_config(GLOBAL_DEV, 0x1a, 0x00);
38 pnp_write_config(GLOBAL_DEV, 0x1c, 0x71);
39 pnp_write_config(GLOBAL_DEV, 0x1d, 0x0e);
40 pnp_write_config(GLOBAL_DEV, 0x22, 0xd7);
41 pnp_write_config(GLOBAL_DEV, 0x2a, 0x48);
42 pnp_write_config(GLOBAL_DEV, 0x2c, 0x00);
43
44 /* Power RAM in S3 */
45 pnp_set_logical_device(ACPI_DEV);
46 pnp_write_config(ACPI_DEV, 0xe4, 0x10);
47
48 nuvoton_pnp_exit_conf_state(GLOBAL_DEV);
49
50 /* Do not enable UART, the header is not populated by default */
51}
52
53void mainboard_get_spd(spd_raw_data *spd, bool id_only)
54{
55 read_spd(&spd[0], 0x50, id_only);
56 read_spd(&spd[2], 0x52, id_only);
57}