blob: e0f74b25c19b1f91fcd8e10e33b8f651d9a2f3e4 [file] [log] [blame]
Thomas Jourdan1a692d82009-07-01 17:01:17 +00001/*
2 * This file is part of the coreboot project.
Stefan Reinauer14e22772010-04-27 06:56:47 +00003 *
Thomas Jourdan1a692d82009-07-01 17:01:17 +00004 * Copyright (C) 2007-2009 coresystems GmbH
Nico Huber68d7c7a2012-10-02 11:46:11 +02005 * 2012 secunet Security Networks AG
Thomas Jourdan1a692d82009-07-01 17:01:17 +00006 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; version 2 of
10 * the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Thomas Jourdan1a692d82009-07-01 17:01:17 +000016 */
17
18#include <console/console.h>
19#include <device/device.h>
Thomas Jourdan1a692d82009-07-01 17:01:17 +000020#include <string.h>
21#include <cpu/cpu.h>
22#include <cpu/x86/mtrr.h>
23#include <cpu/x86/msr.h>
24#include <cpu/x86/lapic.h>
25#include <cpu/intel/microcode.h>
Stefan Reinauer2a27b202010-12-11 22:14:44 +000026#include <cpu/intel/speedstep.h>
Sven Schnelle51676b12012-07-29 19:18:03 +020027#include <cpu/intel/hyperthreading.h>
Thomas Jourdan1a692d82009-07-01 17:01:17 +000028#include <cpu/x86/cache.h>
Uwe Hermannaac8f662010-09-29 09:54:16 +000029#include <cpu/x86/name.h>
Matt DeVilliered6fe2f2016-12-14 16:12:43 -060030#include <cpu/intel/common/common.h>
Nico Huber68d7c7a2012-10-02 11:46:11 +020031#include "chip.h"
32
Thomas Jourdan1a692d82009-07-01 17:01:17 +000033static void init_timer(void)
34{
Elyes HAOUASd6e96862016-08-21 10:12:15 +020035 /* Set the APIC timer to no interrupts and periodic mode */
Thomas Jourdan1a692d82009-07-01 17:01:17 +000036 lapic_write(LAPIC_LVTT, (1 << 17)|(1<< 16)|(0 << 12)|(0 << 0));
37
38 /* Set the divider to 1, no divider */
39 lapic_write(LAPIC_TDCR, LAPIC_TDR_DIV_1);
40
41 /* Set the initial counter to 0xffffffff */
42 lapic_write(LAPIC_TMICT, 0xffffffff);
43}
44
Nico Huber68d7c7a2012-10-02 11:46:11 +020045#define MSR_BBL_CR_CTL3 0x11e
Thomas Jourdan1a692d82009-07-01 17:01:17 +000046
Nico Huber68d7c7a2012-10-02 11:46:11 +020047static void configure_c_states(const int quad)
Thomas Jourdan1a692d82009-07-01 17:01:17 +000048{
49 msr_t msr;
50
Nico Huber68d7c7a2012-10-02 11:46:11 +020051 /* Find pointer to CPU configuration. */
Edward O'Callaghan2c9d2cf2014-10-27 23:29:29 +110052 const struct device *lapic = dev_find_lapic(SPEEDSTEP_APIC_MAGIC);
Nico Huber68d7c7a2012-10-02 11:46:11 +020053 const struct cpu_intel_model_1067x_config *const conf =
54 (lapic && lapic->chip_info) ? lapic->chip_info : NULL;
55
56 /* Is C5 requested and supported? */
57 const int c5 = conf && conf->c5 &&
58 (rdmsr(MSR_BBL_CR_CTL3).lo & (3 << 30)) &&
59 !(rdmsr(MSR_FSB_FREQ).lo & (1 << 31));
60 /* Is C6 requested and supported? */
61 const int c6 = conf && conf->c6 &&
62 ((cpuid_edx(5) >> (6 * 4)) & 0xf) && c5;
63
64 const int cst_range = (c6 ? 6 : (c5 ? 5 : 4)) - 2; /* zero means lvl2 */
65
Patrick Georgi644e83b2013-02-09 15:35:30 +010066 msr = rdmsr(MSR_PMG_CST_CONFIG_CONTROL);
Thomas Jourdan1a692d82009-07-01 17:01:17 +000067 msr.lo &= ~(1 << 9); // Issue a single stop grant cycle upon stpclk
Nico Huber68d7c7a2012-10-02 11:46:11 +020068 msr.lo |= (1 << 8);
69 if (quad) {
70 msr.lo = (msr.lo & ~(7 << 0)) | (4 << 0);
71 }
72 if (c5) {
73 msr.lo &= ~(1 << 13);
74 msr.lo &= ~(7 << 0);
75 msr.lo |= (1 << 3); /* Enable dynamic L2. */
76 msr.lo |= (1 << 14); /* Enable deeper sleep */
77 }
78 /* Next two fields seem to be mutually exclusive: */
79 msr.lo &= ~(7 << 4);
80 msr.lo |= (1 << 10); /* Enable IO MWAIT redirection. */
81 if (c6)
82 msr.lo |= (1 << 25);
Patrick Georgi644e83b2013-02-09 15:35:30 +010083 wrmsr(MSR_PMG_CST_CONFIG_CONTROL, msr);
Thomas Jourdan1a692d82009-07-01 17:01:17 +000084
85 /* Set Processor MWAIT IO BASE */
86 msr.hi = 0;
87 msr.lo = ((PMB0_BASE + 4) & 0xffff) | (((PMB1_BASE + 9) & 0xffff) << 16);
Patrick Georgi644e83b2013-02-09 15:35:30 +010088 wrmsr(MSR_PMG_IO_BASE_ADDR, msr);
Thomas Jourdan1a692d82009-07-01 17:01:17 +000089
90 /* Set IO Capture Address */
91 msr.hi = 0;
Nico Huber68d7c7a2012-10-02 11:46:11 +020092 msr.lo = ((PMB0_BASE + 4) & 0xffff) | ((cst_range & 0xffff) << 16);
Patrick Georgi644e83b2013-02-09 15:35:30 +010093 wrmsr(MSR_PMG_IO_CAPTURE_ADDR, msr);
Nico Huber68d7c7a2012-10-02 11:46:11 +020094
95 if (c5) {
96 msr = rdmsr(MSR_BBL_CR_CTL3);
97 msr.lo &= ~(7 << 25);
98 msr.lo |= (2 << 25);
99 msr.lo &= ~(3 << 30);
100 msr.lo |= (1 << 30);
101 wrmsr(MSR_BBL_CR_CTL3, msr);
102 }
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000103}
104
Nico Huber68d7c7a2012-10-02 11:46:11 +0200105static void configure_p_states(const char stepping, const char cores)
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000106{
107 msr_t msr;
108
Nico Huber68d7c7a2012-10-02 11:46:11 +0200109 /* Find pointer to CPU configuration. */
Edward O'Callaghan2c9d2cf2014-10-27 23:29:29 +1100110 const struct device *lapic = dev_find_lapic(SPEEDSTEP_APIC_MAGIC);
Nico Huber68d7c7a2012-10-02 11:46:11 +0200111 struct cpu_intel_model_1067x_config *const conf =
112 (lapic && lapic->chip_info) ? lapic->chip_info : NULL;
113
114 msr = rdmsr(MSR_EXTENDED_CONFIG);
Patrick Georgif17c58b2014-08-09 20:48:12 +0200115 /* Super LFM supported? */
116 if (conf && conf->slfm && (msr.lo & (1 << 27)))
Nico Huber68d7c7a2012-10-02 11:46:11 +0200117 msr.lo |= (1 << 28); /* Enable Super LFM. */
118 wrmsr(MSR_EXTENDED_CONFIG, msr);
119
120 if (rdmsr(MSR_FSB_CLOCK_VCC).hi & (1 << (63 - 32))) {
121 /* Turbo supported? */
122 if ((stepping == 0xa) && (cores < 4)) {
123 msr = rdmsr(MSR_FSB_FREQ);
124 msr.lo |= (1 << 3); /* Enable hysteresis. */
125 wrmsr(MSR_FSB_FREQ, msr);
126 }
127 msr = rdmsr(IA32_PERF_CTL);
128 msr.hi &= ~(1 << (32 - 32)); /* Clear turbo disable. */
129 wrmsr(IA32_PERF_CTL, msr);
130 }
131
Patrick Georgi644e83b2013-02-09 15:35:30 +0100132 msr = rdmsr(MSR_PMG_CST_CONFIG_CONTROL);
Nico Huber68d7c7a2012-10-02 11:46:11 +0200133 msr.lo &= ~(1 << 11); /* Enable hw coordination. */
134 msr.lo |= (1 << 15); /* Lock config until next reset. */
Patrick Georgi644e83b2013-02-09 15:35:30 +0100135 wrmsr(MSR_PMG_CST_CONFIG_CONTROL, msr);
Nico Huber68d7c7a2012-10-02 11:46:11 +0200136}
137
138#define MSR_EMTTM_CR_TABLE(x) (0xa8 + (x))
139#define MSR_EMTTM_TABLE_NUM 6
140static void configure_emttm_tables(void)
141{
142 int i;
143 int num_states, pstate_idx;
144 msr_t msr;
145 sst_table_t pstates;
146
147 /* Gather p-state information. */
148 speedstep_gen_pstates(&pstates);
149
150 /* Never turbo mode or Super LFM. */
151 num_states = pstates.num_states;
152 if (pstates.states[0].is_turbo)
153 --num_states;
154 if (pstates.states[pstates.num_states - 1].is_slfm)
155 --num_states;
156 /* Repeat lowest p-state if we haven't enough states. */
157 const int num_lowest_pstate =
158 (num_states < MSR_EMTTM_TABLE_NUM)
159 ? (MSR_EMTTM_TABLE_NUM - num_states) + 1
160 : 1;
161 /* Start from the lowest entry but skip Super LFM. */
162 if (pstates.states[pstates.num_states - 1].is_slfm)
163 pstate_idx = pstates.num_states - 2;
164 else
165 pstate_idx = pstates.num_states - 1;
166 for (i = 0; i < MSR_EMTTM_TABLE_NUM; ++i) {
167 if (i >= num_lowest_pstate)
168 --pstate_idx;
169 const sst_state_t *const pstate = &pstates.states[pstate_idx];
170 printk(BIOS_DEBUG, "writing P-State %d: %d, %d, "
171 "%2d, 0x%02x, %d; encoded: 0x%04x\n",
172 pstate_idx, pstate->dynfsb, pstate->nonint,
173 pstate->ratio, pstate->vid, pstate->power,
174 SPEEDSTEP_ENCODE_STATE(*pstate));
175 msr.hi = 0;
176 msr.lo = SPEEDSTEP_ENCODE_STATE(pstates.states[pstate_idx]) &
177 /* Don't set half ratios. */
178 ~SPEEDSTEP_RATIO_NONINT;
179 wrmsr(MSR_EMTTM_CR_TABLE(i), msr);
180 }
181
182 msr = rdmsr(MSR_EMTTM_CR_TABLE(5));
183 msr.lo |= (1 << 31); /* lock tables */
184 wrmsr(MSR_EMTTM_CR_TABLE(5), msr);
185}
186
187static void configure_misc(const int eist, const int tm2, const int emttm)
188{
189 msr_t msr;
190
191 const u32 sub_cstates = cpuid_edx(5);
192
193 msr = rdmsr(IA32_MISC_ENABLES);
194 msr.lo |= (1 << 3); /* TM1 enable */
195 if (tm2)
196 msr.lo |= (1 << 13); /* TM2 enable */
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000197 msr.lo |= (1 << 17); /* Bidirectional PROCHOT# */
Nico Huber68d7c7a2012-10-02 11:46:11 +0200198 msr.lo |= (1 << 18); /* MONITOR/MWAIT enable */
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000199
200 msr.lo |= (1 << 10); /* FERR# multiplexing */
201
Nico Huber68d7c7a2012-10-02 11:46:11 +0200202 if (eist)
203 msr.lo |= (1 << 16); /* Enhanced SpeedStep Enable */
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000204
205 /* Enable C2E */
Nico Huber68d7c7a2012-10-02 11:46:11 +0200206 if (((sub_cstates >> (2 * 4)) & 0xf) >= 2) {
207 msr.lo |= (1 << 26);
208 }
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000209
210 /* Enable C4E */
Nico Huber68d7c7a2012-10-02 11:46:11 +0200211 if (((sub_cstates >> (4 * 4)) & 0xf) >= 2) {
212 msr.hi |= (1 << (32 - 32)); // C4E
213 msr.hi |= (1 << (33 - 32)); // Hard C4E
214 }
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000215
Nico Huber68d7c7a2012-10-02 11:46:11 +0200216 /* Enable EMTTM */
217 if (emttm)
218 msr.hi |= (1 << (36 - 32));
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000219
Nico Huber68d7c7a2012-10-02 11:46:11 +0200220 /* Enable turbo mode */
221 if (rdmsr(MSR_FSB_CLOCK_VCC).hi & (1 << (63 - 32)))
222 msr.hi &= ~(1 << (38 - 32));
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000223
Nico Huber68d7c7a2012-10-02 11:46:11 +0200224 wrmsr(IA32_MISC_ENABLES, msr);
225
226 if (eist) {
227 msr.lo |= (1 << 20); /* Lock Enhanced SpeedStep Enable */
228 wrmsr(IA32_MISC_ENABLES, msr);
229 }
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000230}
231
232#define PIC_SENS_CFG 0x1aa
Nico Huber68d7c7a2012-10-02 11:46:11 +0200233static void configure_pic_thermal_sensors(const int tm2, const int quad)
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000234{
235 msr_t msr;
236
237 msr = rdmsr(PIC_SENS_CFG);
238
Nico Huber68d7c7a2012-10-02 11:46:11 +0200239 if (quad)
240 msr.lo |= (1 << 31);
241 else
242 msr.lo &= ~(1 << 31);
243 if (tm2)
244 msr.lo |= (1 << 20); /* Enable TM1 if TM2 fails. */
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000245 msr.lo |= (1 << 21); // inter-core lock TM1
Nico Huber68d7c7a2012-10-02 11:46:11 +0200246 msr.lo |= (1 << 4); // Enable bypass filter /* What does it do? */
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000247
248 wrmsr(PIC_SENS_CFG, msr);
249}
250
Edward O'Callaghan2c9d2cf2014-10-27 23:29:29 +1100251static void model_1067x_init(struct device *cpu)
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000252{
253 char processor_name[49];
254
Nico Huber68d7c7a2012-10-02 11:46:11 +0200255
256 /* Gather some information: */
257
258 const struct cpuid_result cpuid1 = cpuid(1);
259
260 /* Read stepping. */
261 const char stepping = cpuid1.eax & 0xf;
262 /* Read number of cores. */
263 const char cores = (cpuid1.ebx >> 16) & 0xf;
264 /* Is this a quad core? */
265 const char quad = cores > 2;
266 /* Is this even a multiprocessor? */
267 const char mp = cores > 1;
268
269 /* Enable EMTTM on uni- and on multi-processors if it's not disabled. */
270 const char emttm = !mp || !(rdmsr(MSR_EXTENDED_CONFIG).lo & 4);
271
272 /* Is enhanced speedstep supported? */
273 const char eist = (cpuid1.ecx & (1 << 7)) &&
274 !(rdmsr(IA32_PLATFORM_ID).lo & (1 << 17));
275 /* Test for TM2 only if EIST is available. */
276 const char tm2 = eist && (cpuid1.ecx & (1 << 8));
277
278
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000279 /* Turn on caching if we haven't already */
280 x86_enable_cache();
281
282 /* Update the microcode */
Alexandru Gagniuc2c38f502013-12-06 23:14:54 -0600283 intel_update_microcode_from_cbfs();
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000284
285 /* Print processor name */
286 fill_processor_name(processor_name);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000287 printk(BIOS_INFO, "CPU: %s.\n", processor_name);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000288
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000289 /* Setup MTRRs */
Sven Schnelleadfbcb792012-01-10 12:01:43 +0100290 x86_setup_mtrrs();
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000291 x86_mtrr_check();
292
Elyes HAOUASd6e96862016-08-21 10:12:15 +0200293 /* Enable the local CPU APICs */
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000294 setup_lapic();
295
296 /* Initialize the APIC timer */
297 init_timer();
298
Matt DeVilliered6fe2f2016-12-14 16:12:43 -0600299 /* Set virtualization based on Kconfig option */
300 set_vmx();
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000301
302 /* Configure C States */
Nico Huber68d7c7a2012-10-02 11:46:11 +0200303 configure_c_states(quad);
304
305 /* Configure P States */
306 configure_p_states(stepping, cores);
307
308 /* EMTTM */
309 if (emttm)
310 configure_emttm_tables();
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000311
312 /* Configure Enhanced SpeedStep and Thermal Sensors */
Nico Huber68d7c7a2012-10-02 11:46:11 +0200313 configure_misc(eist, tm2, emttm);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000314
315 /* PIC thermal sensor control */
Nico Huber68d7c7a2012-10-02 11:46:11 +0200316 configure_pic_thermal_sensors(tm2, quad);
Sven Schnelle51676b12012-07-29 19:18:03 +0200317
Elyes HAOUASd82be922016-07-28 18:58:27 +0200318 /* Start up my CPU siblings */
Sven Schnelle51676b12012-07-29 19:18:03 +0200319 intel_sibling_init(cpu);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000320}
321
322static struct device_operations cpu_dev_ops = {
323 .init = model_1067x_init,
324};
325
326static struct cpu_device_id cpu_table[] = {
327 { X86_VENDOR_INTEL, 0x10676 }, /* Intel Core 2 Solo/Core Duo */
Stefan Reinauerc104cb02010-10-18 00:21:39 +0000328 { X86_VENDOR_INTEL, 0x10677 },
329 { X86_VENDOR_INTEL, 0x1067A },
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000330 { 0, 0 },
331};
332
333static const struct cpu_driver driver __cpu_driver = {
334 .ops = &cpu_dev_ops,
335 .id_table = cpu_table,
336};
337
Nico Huber68d7c7a2012-10-02 11:46:11 +0200338struct chip_operations cpu_intel_model_1067x_ops = {
339 CHIP_NAME("Intel Penryn CPU")
340};