blob: 97c0a53f074103cbd6eb597403903cb74d500823 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Damien Zammit4b513a62015-08-20 00:37:05 +10002
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02003#include <device/pci_ops.h>
Kyösti Mälkki1a1b04e2020-01-07 22:34:33 +02004#include <device/smbus_host.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10005#include <cbmem.h>
Elyes HAOUASb559b3c2019-04-28 17:52:10 +02006#include <cf9_reset.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10007#include <console/console.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +02008#include <arch/cpu.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10009#include <spd.h>
10#include <string.h>
Arthur Heymans3cf94032017-04-05 16:17:26 +020011#include <device/dram/ddr2.h>
Arthur Heymans1848ba32017-04-11 17:09:31 +020012#include <device/dram/ddr3.h>
Arthur Heymansadc571a2017-09-25 09:40:54 +020013#include <mrc_cache.h>
Elyes HAOUASf5a57a82019-01-08 22:15:53 +010014#include <timestamp.h>
Elyes HAOUAS51401c32019-05-15 21:09:30 +020015#include <types.h>
Arthur Heymansadc571a2017-09-25 09:40:54 +020016
Angel Pons41e66ac2020-09-15 13:17:23 +020017#include "raminit.h"
Elyes HAOUASbf0970e2019-03-21 11:10:03 +010018#include "x4x.h"
19
Arthur Heymansadc571a2017-09-25 09:40:54 +020020#define MRC_CACHE_VERSION 0
Damien Zammit4b513a62015-08-20 00:37:05 +100021
Arthur Heymans1848ba32017-04-11 17:09:31 +020022static u16 ddr2_get_crc(u8 device, u8 len)
23{
24 u8 raw_spd[128] = {};
Kyösti Mälkkic01a5052019-01-30 09:39:23 +020025 i2c_eeprom_read(device, 64, 9, &raw_spd[64]);
26 i2c_eeprom_read(device, 93, 6, &raw_spd[93]);
Arthur Heymans1848ba32017-04-11 17:09:31 +020027 return spd_ddr2_calc_unique_crc(raw_spd, len);
28}
29
30static u16 ddr3_get_crc(u8 device, u8 len)
31{
32 u8 raw_spd[256] = {};
Kyösti Mälkkic01a5052019-01-30 09:39:23 +020033 i2c_eeprom_read(device, 117, 11, &raw_spd[117]);
Arthur Heymans1848ba32017-04-11 17:09:31 +020034 return spd_ddr3_calc_unique_crc(raw_spd, len);
35}
36
Angel Ponsdd7ce4e2021-03-26 23:21:02 +010037static enum cb_err verify_spds(const u8 *spd_map, const struct sysinfo *ctrl_cached)
Arthur Heymansadc571a2017-09-25 09:40:54 +020038{
39 int i;
Arthur Heymansadc571a2017-09-25 09:40:54 +020040 u16 crc;
41
42 for (i = 0; i < TOTAL_DIMMS; i++) {
43 if (!(spd_map[i]))
44 continue;
45 int len = smbus_read_byte(spd_map[i], 0);
Angel Ponsdd7ce4e2021-03-26 23:21:02 +010046 if (len < 0 && ctrl_cached->dimms[i].card_type == RAW_CARD_UNPOPULATED)
Arthur Heymansadc571a2017-09-25 09:40:54 +020047 continue;
Angel Ponsdd7ce4e2021-03-26 23:21:02 +010048 if (len > 0 && ctrl_cached->dimms[i].card_type == RAW_CARD_UNPOPULATED)
Arthur Heymansadc571a2017-09-25 09:40:54 +020049 return CB_ERR;
50
Arthur Heymans1848ba32017-04-11 17:09:31 +020051 if (ctrl_cached->spd_type == DDR2)
52 crc = ddr2_get_crc(spd_map[i], len);
53 else
54 crc = ddr3_get_crc(spd_map[i], len);
55
Arthur Heymansadc571a2017-09-25 09:40:54 +020056 if (crc != ctrl_cached->dimms[i].spd_crc)
57 return CB_ERR;
58 }
59 return CB_SUCCESS;
60}
61
Arthur Heymans3cf94032017-04-05 16:17:26 +020062struct abs_timings {
63 u32 min_tclk;
64 u32 min_tRAS;
65 u32 min_tRP;
66 u32 min_tRCD;
67 u32 min_tWR;
68 u32 min_tRFC;
69 u32 min_tWTR;
70 u32 min_tRRD;
71 u32 min_tRTP;
Arthur Heymans1848ba32017-04-11 17:09:31 +020072 u32 min_tAA;
Arthur Heymans3cf94032017-04-05 16:17:26 +020073 u32 min_tCLK_cas[8];
74 u32 cas_supported;
75};
76
77#define CTRL_MIN_TCLK_DDR2 TCK_400MHZ
78
Angel Ponsdd7ce4e2021-03-26 23:21:02 +010079static void select_cas_dramfreq_ddr2(struct sysinfo *s, const struct abs_timings *saved_timings)
Damien Zammit4b513a62015-08-20 00:37:05 +100080{
Arthur Heymans3cf94032017-04-05 16:17:26 +020081 u8 try_cas;
82 /* Currently only these CAS are supported */
83 u8 cas_mask = SPD_CAS_LATENCY_DDR2_5 | SPD_CAS_LATENCY_DDR2_6;
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +010084
Arthur Heymans3cf94032017-04-05 16:17:26 +020085 cas_mask &= saved_timings->cas_supported;
86 try_cas = spd_get_msbs(cas_mask);
Damien Zammit4b513a62015-08-20 00:37:05 +100087
Arthur Heymans3cf94032017-04-05 16:17:26 +020088 while (cas_mask & (1 << try_cas) && try_cas > 0) {
89 s->selected_timings.CAS = try_cas;
90 s->selected_timings.tclk = saved_timings->min_tCLK_cas[try_cas];
91 if (s->selected_timings.tclk >= CTRL_MIN_TCLK_DDR2 &&
92 saved_timings->min_tCLK_cas[try_cas] !=
93 saved_timings->min_tCLK_cas[try_cas - 1])
Arthur Heymans70a1dda2017-03-09 01:58:24 +010094 break;
Arthur Heymans3cf94032017-04-05 16:17:26 +020095 try_cas--;
Damien Zammit4b513a62015-08-20 00:37:05 +100096 }
Damien Zammit4b513a62015-08-20 00:37:05 +100097
Arthur Heymans3cf94032017-04-05 16:17:26 +020098 if ((s->selected_timings.CAS < 3) || (s->selected_timings.tclk == 0))
99 die("Could not find common memory frequency and CAS\n");
100
101 switch (s->selected_timings.tclk) {
102 case TCK_200MHZ:
103 case TCK_266MHZ:
104 /* FIXME: this works on vendor BIOS */
105 die("Selected dram frequency not supported\n");
106 case TCK_333MHZ:
107 s->selected_timings.mem_clk = MEM_CLOCK_667MHz;
108 break;
109 case TCK_400MHZ:
110 s->selected_timings.mem_clk = MEM_CLOCK_800MHz;
111 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000112 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000113}
114
115static void mchinfo_ddr2(struct sysinfo *s)
116{
117 const u32 eax = cpuid_ext(0x04, 0).eax;
Arthur Heymans3cf94032017-04-05 16:17:26 +0200118 printk(BIOS_WARNING, "%d CPU cores\n", ((eax >> 26) & 0x3f) + 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000119
Angel Ponsd1c590a2020-08-03 16:01:39 +0200120 u32 capid = pci_read_config16(HOST_BRIDGE, 0xe8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100121 if (!(capid & (1<<(79-64))))
Damien Zammit4b513a62015-08-20 00:37:05 +1000122 printk(BIOS_WARNING, "iTPM enabled\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000123
Angel Ponsd1c590a2020-08-03 16:01:39 +0200124 capid = pci_read_config32(HOST_BRIDGE, 0xe4);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100125 if (!(capid & (1<<(57-32))))
Damien Zammit4b513a62015-08-20 00:37:05 +1000126 printk(BIOS_WARNING, "ME enabled\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000127
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100128 if (!(capid & (1<<(56-32))))
Damien Zammit4b513a62015-08-20 00:37:05 +1000129 printk(BIOS_WARNING, "AMT enabled\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000130
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100131 if (!(capid & (1<<(48-32))))
Damien Zammit4b513a62015-08-20 00:37:05 +1000132 printk(BIOS_WARNING, "VT-d enabled\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000133}
134
Arthur Heymans3cf94032017-04-05 16:17:26 +0200135static int ddr2_save_dimminfo(u8 dimm_idx, u8 *raw_spd,
136 struct abs_timings *saved_timings, struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000137{
Arthur Heymansfc31e442018-02-12 15:12:34 +0100138 struct dimm_attr_ddr2_st decoded_dimm;
Arthur Heymans3cf94032017-04-05 16:17:26 +0200139 int i;
Damien Zammit4b513a62015-08-20 00:37:05 +1000140
Arthur Heymans3cf94032017-04-05 16:17:26 +0200141 if (spd_decode_ddr2(&decoded_dimm, raw_spd) != SPD_STATUS_OK) {
142 printk(BIOS_DEBUG, "Problems decoding SPD\n");
143 return CB_ERR;
144 }
Damien Zammit7c2e5392016-07-24 03:28:42 +1000145
Julius Wernercd49cce2019-03-05 16:53:33 -0800146 if (CONFIG(DEBUG_RAM_SETUP))
Arthur Heymans3cf94032017-04-05 16:17:26 +0200147 dram_print_spd_ddr2(&decoded_dimm);
148
149 if (!(decoded_dimm.width & (0x08 | 0x10))) {
150
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100151 printk(BIOS_ERR, "DIMM%d Unsupported width: x%d. Disabling dimm\n",
Arthur Heymans3cf94032017-04-05 16:17:26 +0200152 dimm_idx, s->dimms[dimm_idx].width);
153 return CB_ERR;
154 }
155 s->dimms[dimm_idx].width = (decoded_dimm.width >> 3) - 1;
156 /*
157 * This boils down to:
158 * "Except for the x16 configuration, all DDR2 devices have a
159 * 1KB page size. For the x16 configuration, the page size is 2KB
160 * for all densities except the 256Mb device, which has a 1KB page
161 * size." Micron, 'TN-47-16 Designing for High-Density DDR2 Memory'
Arthur Heymansd4e57622017-12-25 17:01:33 +0100162 * The formula is pagesize in KiB = width * 2^col_bits / 8.
Arthur Heymans3cf94032017-04-05 16:17:26 +0200163 */
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100164 s->dimms[dimm_idx].page_size = decoded_dimm.width * (1 << decoded_dimm.col_bits) / 8;
Arthur Heymans3cf94032017-04-05 16:17:26 +0200165
166 switch (decoded_dimm.banks) {
167 case 4:
168 s->dimms[dimm_idx].n_banks = N_BANKS_4;
169 break;
170 case 8:
171 s->dimms[dimm_idx].n_banks = N_BANKS_8;
172 break;
173 default:
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100174 printk(BIOS_ERR, "DIMM%d Unsupported #banks: x%d. Disabling dimm\n",
Arthur Heymans3cf94032017-04-05 16:17:26 +0200175 dimm_idx, decoded_dimm.banks);
176 return CB_ERR;
177 }
178
179 s->dimms[dimm_idx].ranks = decoded_dimm.ranks;
180 s->dimms[dimm_idx].rows = decoded_dimm.row_bits;
181 s->dimms[dimm_idx].cols = decoded_dimm.col_bits;
182
183 saved_timings->cas_supported &= decoded_dimm.cas_supported;
184
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100185 saved_timings->min_tRAS = MAX(saved_timings->min_tRAS, decoded_dimm.tRAS);
186 saved_timings->min_tRP = MAX(saved_timings->min_tRP, decoded_dimm.tRP);
187 saved_timings->min_tRCD = MAX(saved_timings->min_tRCD, decoded_dimm.tRCD);
188 saved_timings->min_tWR = MAX(saved_timings->min_tWR, decoded_dimm.tWR);
189 saved_timings->min_tRFC = MAX(saved_timings->min_tRFC, decoded_dimm.tRFC);
190 saved_timings->min_tWTR = MAX(saved_timings->min_tWTR, decoded_dimm.tWTR);
191 saved_timings->min_tRRD = MAX(saved_timings->min_tRRD, decoded_dimm.tRRD);
192 saved_timings->min_tRTP = MAX(saved_timings->min_tRTP, decoded_dimm.tRTP);
Arthur Heymans3cf94032017-04-05 16:17:26 +0200193 for (i = 0; i < 8; i++) {
194 if (!(saved_timings->cas_supported & (1 << i)))
195 saved_timings->min_tCLK_cas[i] = 0;
196 else
197 saved_timings->min_tCLK_cas[i] =
198 MAX(saved_timings->min_tCLK_cas[i],
199 decoded_dimm.cycle_time[i]);
200 }
Arthur Heymansadc571a2017-09-25 09:40:54 +0200201
202 s->dimms[dimm_idx].spd_crc = spd_ddr2_calc_unique_crc(raw_spd,
203 spd_decode_spd_size_ddr2(raw_spd[0]));
Arthur Heymans3cf94032017-04-05 16:17:26 +0200204 return CB_SUCCESS;
205}
206
Arthur Heymans1848ba32017-04-11 17:09:31 +0200207static void normalize_tCLK(u32 *tCLK)
208{
209 if (*tCLK <= TCK_666MHZ)
210 *tCLK = TCK_666MHZ;
211 else if (*tCLK <= TCK_533MHZ)
212 *tCLK = TCK_533MHZ;
213 else if (*tCLK <= TCK_400MHZ)
214 *tCLK = TCK_400MHZ;
215 else
216 *tCLK = 0;
217}
218
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100219static void select_cas_dramfreq_ddr3(struct sysinfo *s, struct abs_timings *saved_timings)
Arthur Heymans1848ba32017-04-11 17:09:31 +0200220{
221 /*
222 * various constraints must be fulfilled:
223 * CAS * tCK < 20ns == 160MTB
224 * tCK_max >= tCK >= tCK_min
225 * CAS >= roundup(tAA_min/tCK)
226 * CAS supported
227 * AND BTW: Clock(MT) = 2000 / tCK(ns) - intel uses MTs but calls them MHz
228 */
229
230 u32 min_tCLK;
231 u8 try_CAS;
Angel Ponsd1c590a2020-08-03 16:01:39 +0200232 u16 capid = (pci_read_config16(HOST_BRIDGE, 0xea) >> 4) & 0x3f;
Arthur Heymans1848ba32017-04-11 17:09:31 +0200233
234 switch (s->max_fsb) {
235 default:
236 case FSB_CLOCK_800MHz:
237 min_tCLK = TCK_400MHZ;
238 break;
239 case FSB_CLOCK_1066MHz:
240 min_tCLK = TCK_533MHZ;
241 break;
242 case FSB_CLOCK_1333MHz:
243 min_tCLK = TCK_666MHZ;
244 break;
245 }
246
247 switch (capid >> 3) {
248 default: /* Should not happen */
249 min_tCLK = TCK_400MHZ;
250 break;
251 case 1:
252 min_tCLK = MAX(min_tCLK, TCK_400MHZ);
253 break;
254 case 2:
255 min_tCLK = MAX(min_tCLK, TCK_533MHZ);
256 break;
257 case 3: /* Only on P45 */
Arthur Heymansb1ba6622018-10-14 13:22:16 +0200258 case 0:
Arthur Heymans1848ba32017-04-11 17:09:31 +0200259 min_tCLK = MAX(min_tCLK, TCK_666MHZ);
260 break;
261 }
262
263 min_tCLK = MAX(min_tCLK, saved_timings->min_tclk);
264 if (min_tCLK == 0) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100265 printk(BIOS_ERR,
Angel Ponse8219142021-03-26 23:27:22 +0100266 "DRAM frequency is under lowest supported frequency (400 MHz).\n"
267 "Increasing to 400 MHz as last resort.\n");
Arthur Heymans1848ba32017-04-11 17:09:31 +0200268 min_tCLK = TCK_400MHZ;
269 }
270
271 while (1) {
272 normalize_tCLK(&min_tCLK);
273 if (min_tCLK == 0)
274 die("Couldn't find compatible clock / CAS settings.\n");
275 try_CAS = DIV_ROUND_UP(saved_timings->min_tAA, min_tCLK);
276 printk(BIOS_SPEW, "Trying CAS %u, tCK %u.\n", try_CAS, min_tCLK);
277 for (; try_CAS <= DDR3_MAX_CAS; try_CAS++) {
278 /*
279 * cas_supported is encoded like the SPD which starts
280 * at CAS=4.
281 */
282 if ((saved_timings->cas_supported << 4) & (1 << try_CAS))
283 break;
284 }
285 if ((try_CAS <= DDR3_MAX_CAS) && (try_CAS * min_tCLK < 20 * 256)) {
286 /* Found good CAS. */
287 printk(BIOS_SPEW, "Found compatible tCLK / CAS pair: %u / %u.\n",
288 min_tCLK, try_CAS);
289 break;
290 }
291 /*
292 * If no valid tCLK / CAS pair could be found for a tCLK
293 * increase it after which it gets normalised. This means
294 * that a lower frequency gets tried.
295 */
296 min_tCLK++;
297 }
298
299 s->selected_timings.tclk = min_tCLK;
300 s->selected_timings.CAS = try_CAS;
301
302 switch (s->selected_timings.tclk) {
303 case TCK_400MHZ:
304 s->selected_timings.mem_clk = MEM_CLOCK_800MHz;
305 break;
306 case TCK_533MHZ:
307 s->selected_timings.mem_clk = MEM_CLOCK_1066MHz;
308 break;
309 case TCK_666MHZ:
310 s->selected_timings.mem_clk = MEM_CLOCK_1333MHz;
311 break;
312 }
313}
314
Arthur Heymans5a9dbde2018-05-26 15:05:09 +0200315/* With DDR3 and 533MHz mem clock and an enabled internal gfx device the display
316 is not usable in non stacked mode, so select stacked mode accordingly */
317static void workaround_stacked_mode(struct sysinfo *s)
318{
319 u32 deven;
320 /* Only a problem on DDR3 */
321 if (s->spd_type == DDR2)
322 return;
323 /* Does not matter if only one channel is populated */
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100324 if (!CHANNEL_IS_POPULATED(s->dimms, 0) || !CHANNEL_IS_POPULATED(s->dimms, 1))
Arthur Heymans5a9dbde2018-05-26 15:05:09 +0200325 return;
326 if (s->selected_timings.mem_clk != MEM_CLOCK_1066MHz)
327 return;
328 /* IGD0EN gets disabled if not present before this code runs */
Angel Ponsd1c590a2020-08-03 16:01:39 +0200329 deven = pci_read_config32(HOST_BRIDGE, D0F0_DEVEN);
Arthur Heymans5a9dbde2018-05-26 15:05:09 +0200330 if (deven & IGD0EN)
331 s->stacked_mode = 1;
332}
333
Arthur Heymans1848ba32017-04-11 17:09:31 +0200334static int ddr3_save_dimminfo(u8 dimm_idx, u8 *raw_spd,
335 struct abs_timings *saved_timings, struct sysinfo *s)
336{
Angel Ponsafb3d7e2021-03-28 13:43:13 +0200337 struct dimm_attr_ddr3_st decoded_dimm;
Arthur Heymans1848ba32017-04-11 17:09:31 +0200338
339 if (spd_decode_ddr3(&decoded_dimm, raw_spd) != SPD_STATUS_OK)
340 return CB_ERR;
341
Julius Wernercd49cce2019-03-05 16:53:33 -0800342 if (CONFIG(DEBUG_RAM_SETUP))
Arthur Heymans1848ba32017-04-11 17:09:31 +0200343 dram_print_spd_ddr3(&decoded_dimm);
344
345 /* x4 DIMMs are not supported (true for both ddr2 and ddr3) */
346 if (!(decoded_dimm.width & (0x8 | 0x10))) {
347 printk(BIOS_ERR, "DIMM%d Unsupported width: x%d. Disabling dimm\n",
348 dimm_idx, s->dimms[dimm_idx].width);
349 return CB_ERR;
350 }
351 s->dimms[dimm_idx].width = (decoded_dimm.width >> 3) - 1;
352 /*
353 * This boils down to:
354 * "Except for the x16 configuration, all DDR3 devices have a
355 * 1KB page size. For the x16 configuration, the page size is 2KB
356 * for all densities except the 256Mb device, which has a 1KB page size."
357 * Micron, 'TN-47-16 Designing for High-Density DDR2 Memory'
358 */
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100359 s->dimms[dimm_idx].page_size = decoded_dimm.width * (1 << decoded_dimm.col_bits) / 8;
Arthur Heymans1848ba32017-04-11 17:09:31 +0200360
361 s->dimms[dimm_idx].n_banks = N_BANKS_8; /* Always 8 banks on ddr3?? */
362
363 s->dimms[dimm_idx].ranks = decoded_dimm.ranks;
364 s->dimms[dimm_idx].rows = decoded_dimm.row_bits;
365 s->dimms[dimm_idx].cols = decoded_dimm.col_bits;
366
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100367 saved_timings->min_tRAS = MAX(saved_timings->min_tRAS, decoded_dimm.tRAS);
368 saved_timings->min_tRP = MAX(saved_timings->min_tRP, decoded_dimm.tRP);
369 saved_timings->min_tRCD = MAX(saved_timings->min_tRCD, decoded_dimm.tRCD);
370 saved_timings->min_tWR = MAX(saved_timings->min_tWR, decoded_dimm.tWR);
371 saved_timings->min_tRFC = MAX(saved_timings->min_tRFC, decoded_dimm.tRFC);
372 saved_timings->min_tWTR = MAX(saved_timings->min_tWTR, decoded_dimm.tWTR);
373 saved_timings->min_tRRD = MAX(saved_timings->min_tRRD, decoded_dimm.tRRD);
374 saved_timings->min_tRTP = MAX(saved_timings->min_tRTP, decoded_dimm.tRTP);
375 saved_timings->min_tAA = MAX(saved_timings->min_tAA, decoded_dimm.tAA);
Arthur Heymans1848ba32017-04-11 17:09:31 +0200376 saved_timings->cas_supported &= decoded_dimm.cas_supported;
377
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100378 s->dimms[dimm_idx].spd_crc = spd_ddr3_calc_unique_crc(raw_spd, raw_spd[0]);
Arthur Heymansf1287262017-12-25 18:30:01 +0100379
380 s->dimms[dimm_idx].mirrored = decoded_dimm.flags.pins_mirrored;
381
Arthur Heymans1848ba32017-04-11 17:09:31 +0200382 return CB_SUCCESS;
383}
384
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100385static void select_discrete_timings(struct sysinfo *s, const struct abs_timings *timings)
Arthur Heymans3cf94032017-04-05 16:17:26 +0200386{
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100387 s->selected_timings.tRAS = DIV_ROUND_UP(timings->min_tRAS, s->selected_timings.tclk);
388 s->selected_timings.tRP = DIV_ROUND_UP(timings->min_tRP, s->selected_timings.tclk);
389 s->selected_timings.tRCD = DIV_ROUND_UP(timings->min_tRCD, s->selected_timings.tclk);
390 s->selected_timings.tWR = DIV_ROUND_UP(timings->min_tWR, s->selected_timings.tclk);
391 s->selected_timings.tRFC = DIV_ROUND_UP(timings->min_tRFC, s->selected_timings.tclk);
392 s->selected_timings.tWTR = DIV_ROUND_UP(timings->min_tWTR, s->selected_timings.tclk);
393 s->selected_timings.tRRD = DIV_ROUND_UP(timings->min_tRRD, s->selected_timings.tclk);
394 s->selected_timings.tRTP = DIV_ROUND_UP(timings->min_tRTP, s->selected_timings.tclk);
Arthur Heymans3cf94032017-04-05 16:17:26 +0200395}
396static void print_selected_timings(struct sysinfo *s)
397{
398 printk(BIOS_DEBUG, "Selected timings:\n");
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100399 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb_to_mhz(s->selected_timings.fsb_clk));
400 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr_to_mhz(s->selected_timings.mem_clk));
Arthur Heymans3cf94032017-04-05 16:17:26 +0200401
402 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
403 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
404 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
405 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
406 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
407 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
408 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
409 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
410 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
411}
412
413static void find_fsb_speed(struct sysinfo *s)
414{
Damien Zammit4b513a62015-08-20 00:37:05 +1000415 switch (MCHBAR32(0xc00) & 0x7) {
416 case 0x0:
417 s->max_fsb = FSB_CLOCK_1066MHz;
418 break;
419 case 0x2:
420 s->max_fsb = FSB_CLOCK_800MHz;
421 break;
422 case 0x4:
423 s->max_fsb = FSB_CLOCK_1333MHz;
424 break;
425 default:
426 s->max_fsb = FSB_CLOCK_800MHz;
427 printk(BIOS_WARNING, "Can't detect FSB, setting 800MHz\n");
428 break;
429 }
Arthur Heymans3cf94032017-04-05 16:17:26 +0200430 s->selected_timings.fsb_clk = s->max_fsb;
431}
Damien Zammit4b513a62015-08-20 00:37:05 +1000432
Arthur Heymans3cf94032017-04-05 16:17:26 +0200433static void decode_spd_select_timings(struct sysinfo *s)
434{
435 unsigned int device;
436 u8 dram_type_mask = (1 << DDR2) | (1 << DDR3);
437 u8 dimm_mask = 0;
438 u8 raw_spd[256];
439 int i, j;
440 struct abs_timings saved_timings;
441 memset(&saved_timings, 0, sizeof(saved_timings));
442 saved_timings.cas_supported = UINT32_MAX;
Damien Zammit4b513a62015-08-20 00:37:05 +1000443
Arthur Heymans3cf94032017-04-05 16:17:26 +0200444 FOR_EACH_DIMM(i) {
445 s->dimms[i].card_type = RAW_CARD_POPULATED;
446 device = s->spd_map[i];
447 if (!device) {
448 s->dimms[i].card_type = RAW_CARD_UNPOPULATED;
449 continue;
Damien Zammit4b513a62015-08-20 00:37:05 +1000450 }
Kyösti Mälkkibd659852020-01-05 20:00:18 +0200451 switch (smbus_read_byte(s->spd_map[i], SPD_MEMORY_TYPE)) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200452 case DDR2SPD:
453 dram_type_mask &= 1 << DDR2;
454 s->spd_type = DDR2;
Damien Zammit4b513a62015-08-20 00:37:05 +1000455 break;
Arthur Heymans3cf94032017-04-05 16:17:26 +0200456 case DDR3SPD:
457 dram_type_mask &= 1 << DDR3;
458 s->spd_type = DDR3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000459 break;
460 default:
Arthur Heymans3cf94032017-04-05 16:17:26 +0200461 s->dimms[i].card_type = RAW_CARD_UNPOPULATED;
462 continue;
Damien Zammit4b513a62015-08-20 00:37:05 +1000463 }
Arthur Heymans3cf94032017-04-05 16:17:26 +0200464 if (!dram_type_mask)
465 die("Mixing up dimm types is not supported!\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000466
Arthur Heymans3cf94032017-04-05 16:17:26 +0200467 printk(BIOS_DEBUG, "Decoding dimm %d\n", i);
Kyösti Mälkkic01a5052019-01-30 09:39:23 +0200468 if (i2c_eeprom_read(device, 0, 128, raw_spd) != 128) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100469 printk(BIOS_DEBUG,
470 "i2c block operation failed, trying smbus byte operation.\n");
Arthur Heymans1848ba32017-04-11 17:09:31 +0200471 for (j = 0; j < 128; j++)
Kyösti Mälkkibd659852020-01-05 20:00:18 +0200472 raw_spd[j] = smbus_read_byte(device, j);
Arthur Heymans1848ba32017-04-11 17:09:31 +0200473 }
474
Arthur Heymans3cf94032017-04-05 16:17:26 +0200475 if (s->spd_type == DDR2){
Arthur Heymans3cf94032017-04-05 16:17:26 +0200476 if (ddr2_save_dimminfo(i, raw_spd, &saved_timings, s)) {
477 printk(BIOS_WARNING,
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100478 "Encountered problems with SPD, skipping this DIMM.\n");
Arthur Heymans3cf94032017-04-05 16:17:26 +0200479 s->dimms[i].card_type = RAW_CARD_UNPOPULATED;
480 continue;
481 }
Arthur Heymans1848ba32017-04-11 17:09:31 +0200482 } else { /* DDR3 */
483 if (ddr3_save_dimminfo(i, raw_spd, &saved_timings, s)) {
484 printk(BIOS_WARNING,
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100485 "Encountered problems with SPD, skipping this DIMM.\n");
Arthur Heymans1848ba32017-04-11 17:09:31 +0200486 /* something in decoded SPD was unsupported */
487 s->dimms[i].card_type = RAW_CARD_UNPOPULATED;
488 continue;
489 }
Arthur Heymans3cf94032017-04-05 16:17:26 +0200490 }
491 dimm_mask |= (1 << i);
Damien Zammit4b513a62015-08-20 00:37:05 +1000492 }
Arthur Heymans3cf94032017-04-05 16:17:26 +0200493 if (!dimm_mask)
494 die("No memory installed.\n");
495
496 if (s->spd_type == DDR2)
497 select_cas_dramfreq_ddr2(s, &saved_timings);
Arthur Heymans1848ba32017-04-11 17:09:31 +0200498 else
499 select_cas_dramfreq_ddr3(s, &saved_timings);
Arthur Heymans3cf94032017-04-05 16:17:26 +0200500 select_discrete_timings(s, &saved_timings);
Arthur Heymans5a9dbde2018-05-26 15:05:09 +0200501 workaround_stacked_mode(s);
Arthur Heymans3cf94032017-04-05 16:17:26 +0200502}
503
504static void find_dimm_config(struct sysinfo *s)
505{
506 int chan, i;
507
508 FOR_EACH_POPULATED_CHANNEL(s->dimms, chan) {
509 FOR_EACH_POPULATED_DIMM_IN_CHANNEL(s->dimms, chan, i) {
510 int dimm_config;
511 if (s->dimms[i].ranks == 1) {
512 if (s->dimms[i].width == 0) /* x8 */
513 dimm_config = 1;
514 else /* x16 */
515 dimm_config = 3;
516 } else {
517 if (s->dimms[i].width == 0) /* x8 */
518 dimm_config = 2;
519 else
520 die("Dual-rank x16 not supported\n");
521 }
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100522 s->dimm_config[chan] |= dimm_config << (i % DIMMS_PER_CHANNEL) * 2;
Arthur Heymans3cf94032017-04-05 16:17:26 +0200523 }
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100524 printk(BIOS_DEBUG, " Config[CH%d] : %d\n", chan, s->dimm_config[chan]);
Arthur Heymans3cf94032017-04-05 16:17:26 +0200525 }
526
Damien Zammit4b513a62015-08-20 00:37:05 +1000527}
528
Arthur Heymansbb5e77c2016-11-30 20:37:29 +0100529static void checkreset_ddr2(int boot_path)
530{
531 u8 pmcon2;
532 u32 pmsts;
533
534 if (boot_path >= 1) {
535 pmsts = MCHBAR32(PMSTS_MCHBAR);
536 if (!(pmsts & 1))
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100537 printk(BIOS_DEBUG, "Channel 0 possibly not in self refresh\n");
Arthur Heymansbb5e77c2016-11-30 20:37:29 +0100538 if (!(pmsts & 2))
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100539 printk(BIOS_DEBUG, "Channel 1 possibly not in self refresh\n");
Arthur Heymansbb5e77c2016-11-30 20:37:29 +0100540 }
541
542 pmcon2 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2);
543
544 if (pmcon2 & 0x80) {
545 pmcon2 &= ~0x80;
546 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
547
548 /* do magic 0xf0 thing. */
Angel Ponsd1c590a2020-08-03 16:01:39 +0200549 pci_and_config8(HOST_BRIDGE, 0xf0, ~(1 << 2));
Angel Pons4a9569a2020-06-08 01:39:25 +0200550
Angel Ponsd1c590a2020-08-03 16:01:39 +0200551 pci_or_config8(HOST_BRIDGE, 0xf0, (1 << 2));
Arthur Heymansbb5e77c2016-11-30 20:37:29 +0100552
Elyes HAOUAS1bc7b6e2019-05-05 16:29:41 +0200553 full_reset();
Arthur Heymansbb5e77c2016-11-30 20:37:29 +0100554 }
555 pmcon2 |= 0x80;
556 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
557}
558
Damien Zammit4b513a62015-08-20 00:37:05 +1000559/**
560 * @param boot_path: 0 = normal, 1 = reset, 2 = resume from s3
561 */
562void sdram_initialize(int boot_path, const u8 *spd_map)
563{
Arthur Heymansadc571a2017-09-25 09:40:54 +0200564 struct sysinfo s, *ctrl_cached;
Damien Zammit4b513a62015-08-20 00:37:05 +1000565 u8 reg8;
Shelley Chenad9cd682020-07-23 16:10:52 -0700566 int fast_boot, cbmem_was_inited;
567 size_t mrc_size;
Damien Zammit4b513a62015-08-20 00:37:05 +1000568
Elyes HAOUASf5a57a82019-01-08 22:15:53 +0100569 timestamp_add_now(TS_BEFORE_INITRAM);
Damien Zammit4b513a62015-08-20 00:37:05 +1000570 printk(BIOS_DEBUG, "Setting up RAM controller.\n");
571
Angel Ponsd1c590a2020-08-03 16:01:39 +0200572 pci_write_config8(HOST_BRIDGE, 0xdf, 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +1000573
574 memset(&s, 0, sizeof(struct sysinfo));
575
Shelley Chenad9cd682020-07-23 16:10:52 -0700576 ctrl_cached = mrc_cache_current_mmap_leak(MRC_TRAINING_DATA,
577 MRC_CACHE_VERSION,
578 &mrc_size);
Damien Zammit4b513a62015-08-20 00:37:05 +1000579
Shelley Chenad9cd682020-07-23 16:10:52 -0700580 if (!ctrl_cached || mrc_size < sizeof(s)) {
Arthur Heymansadc571a2017-09-25 09:40:54 +0200581 if (boot_path == BOOT_PATH_RESUME) {
582 /* Failed S3 resume, reset to come up cleanly */
Elyes HAOUASb559b3c2019-04-28 17:52:10 +0200583 system_reset();
Arthur Heymansdf946b82018-06-14 10:53:51 +0200584 } else if (boot_path == BOOT_PATH_WARM_RESET) {
585 /* On warm reset some of dram calibrations fail
586 and therefore requiring valid cached settings */
Elyes HAOUASb559b3c2019-04-28 17:52:10 +0200587 full_reset();
Arthur Heymansadc571a2017-09-25 09:40:54 +0200588 }
Arthur Heymansadc571a2017-09-25 09:40:54 +0200589 }
Arthur Heymansbb5e77c2016-11-30 20:37:29 +0100590
Arthur Heymansadc571a2017-09-25 09:40:54 +0200591 /* verify MRC cache for fast boot */
592 if (boot_path != BOOT_PATH_RESUME && ctrl_cached) {
Angel Pons9d20c842021-01-13 12:39:37 +0100593 /* check SPD checksum to make sure the DIMMs haven't been replaced */
Arthur Heymansadc571a2017-09-25 09:40:54 +0200594 fast_boot = verify_spds(spd_map, ctrl_cached) == CB_SUCCESS;
Arthur Heymansb0c6cff2018-09-05 20:39:39 +0200595 if (!fast_boot) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100596 printk(BIOS_DEBUG,
597 "SPD checksums don't match, dimm's have been replaced\n");
Arthur Heymansb0c6cff2018-09-05 20:39:39 +0200598 } else {
599 find_fsb_speed(&s);
600 fast_boot = s.max_fsb == ctrl_cached->max_fsb;
601 if (!fast_boot)
602 printk(BIOS_DEBUG,
603 "CPU FSB does not match and has been replaced\n");
604 }
Arthur Heymansadc571a2017-09-25 09:40:54 +0200605 } else {
606 fast_boot = boot_path == BOOT_PATH_RESUME;
607 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000608
Arthur Heymansadc571a2017-09-25 09:40:54 +0200609 if (fast_boot) {
610 printk(BIOS_DEBUG, "Using cached raminit settings\n");
611 memcpy(&s, ctrl_cached, sizeof(s));
612 s.boot_path = boot_path;
613 mchinfo_ddr2(&s);
614 print_selected_timings(&s);
615 } else {
616 s.boot_path = boot_path;
617 s.spd_map[0] = spd_map[0];
618 s.spd_map[1] = spd_map[1];
619 s.spd_map[2] = spd_map[2];
620 s.spd_map[3] = spd_map[3];
621 checkreset_ddr2(s.boot_path);
Damien Zammit4b513a62015-08-20 00:37:05 +1000622
Arthur Heymansadc571a2017-09-25 09:40:54 +0200623 /* Detect dimms per channel */
Angel Ponsd1c590a2020-08-03 16:01:39 +0200624 reg8 = pci_read_config8(HOST_BRIDGE, 0xe9);
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100625 printk(BIOS_DEBUG, "Dimms per channel: %d\n", (reg8 & 0x10) ? 1 : 2);
Arthur Heymansadc571a2017-09-25 09:40:54 +0200626
627 mchinfo_ddr2(&s);
628
629 find_fsb_speed(&s);
630 decode_spd_select_timings(&s);
631 print_selected_timings(&s);
632 find_dimm_config(&s);
633 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000634
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200635 do_raminit(&s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +1000636
Angel Pons4a9569a2020-06-08 01:39:25 +0200637 pci_and_config8(PCI_DEV(0, 0x1f, 0), 0xa2, (u8)~0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +1000638
Angel Ponsd1c590a2020-08-03 16:01:39 +0200639 pci_or_config8(HOST_BRIDGE, 0xf4, 1);
Angel Pons4a9569a2020-06-08 01:39:25 +0200640
Kyösti Mälkkib33c6fb2021-02-17 20:43:04 +0200641 timestamp_add_now(TS_AFTER_INITRAM);
642
Damien Zammit4b513a62015-08-20 00:37:05 +1000643 printk(BIOS_DEBUG, "RAM initialization finished.\n");
Arthur Heymansadc571a2017-09-25 09:40:54 +0200644
Kyösti Mälkki3051a9e2021-02-17 20:43:04 +0200645 int s3resume = boot_path == BOOT_PATH_RESUME;
646
647 cbmem_was_inited = !cbmem_recovery(s3resume);
Arthur Heymansadc571a2017-09-25 09:40:54 +0200648 if (!fast_boot)
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100649 mrc_cache_stash_data(MRC_TRAINING_DATA, MRC_CACHE_VERSION, &s, sizeof(s));
Kyösti Mälkki3051a9e2021-02-17 20:43:04 +0200650
651 if (s3resume && !cbmem_was_inited) {
Arthur Heymansadc571a2017-09-25 09:40:54 +0200652 /* Failed S3 resume, reset to come up cleanly */
Elyes HAOUASb559b3c2019-04-28 17:52:10 +0200653 system_reset();
Arthur Heymansadc571a2017-09-25 09:40:54 +0200654 }
Elyes HAOUASf5a57a82019-01-08 22:15:53 +0100655
Elyes HAOUASf5a57a82019-01-08 22:15:53 +0100656 printk(BIOS_DEBUG, "Memory initialized\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000657}