Angel Pons | f23ae0b | 2020-04-02 23:48:12 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 2 | |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 3 | #include <assert.h> |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 4 | #include <console/console.h> |
| 5 | #include <device/device.h> |
Furquan Shaikh | 76cedd2 | 2020-05-02 10:24:23 -0700 | [diff] [blame] | 6 | #include <acpi/acpi.h> |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 7 | #include <cpu/cpu.h> |
| 8 | #include <cpu/x86/mtrr.h> |
| 9 | #include <cpu/x86/msr.h> |
| 10 | #include <cpu/x86/lapic.h> |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 11 | #include <cpu/x86/mp.h> |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 12 | #include <cpu/intel/microcode.h> |
| 13 | #include <cpu/intel/speedstep.h> |
| 14 | #include <cpu/intel/turbo.h> |
| 15 | #include <cpu/x86/cache.h> |
| 16 | #include <cpu/x86/name.h> |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 17 | #include "model_2065x.h" |
| 18 | #include "chip.h" |
Kyösti Mälkki | f091f4d | 2019-08-14 03:49:21 +0300 | [diff] [blame] | 19 | #include <cpu/intel/smm_reloc.h> |
Matt DeVillier | ed6fe2f | 2016-12-14 16:12:43 -0600 | [diff] [blame] | 20 | #include <cpu/intel/common/common.h> |
Elyes HAOUAS | dda17fa | 2019-10-27 13:09:37 +0100 | [diff] [blame] | 21 | #include <smp/node.h> |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 22 | |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 23 | static void configure_thermal_target(void) |
| 24 | { |
| 25 | struct cpu_intel_model_2065x_config *conf; |
Edward O'Callaghan | 2c9d2cf | 2014-10-27 23:29:29 +1100 | [diff] [blame] | 26 | struct device *lapic; |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 27 | msr_t msr; |
| 28 | |
| 29 | /* Find pointer to CPU configuration */ |
| 30 | lapic = dev_find_lapic(SPEEDSTEP_APIC_MAGIC); |
| 31 | if (!lapic || !lapic->chip_info) |
| 32 | return; |
| 33 | conf = lapic->chip_info; |
| 34 | |
Martin Roth | 4c3ab73 | 2013-07-08 16:23:54 -0600 | [diff] [blame] | 35 | /* Set TCC activation offset if supported */ |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 36 | msr = rdmsr(MSR_PLATFORM_INFO); |
| 37 | if ((msr.lo & (1 << 30)) && conf->tcc_offset) { |
| 38 | msr = rdmsr(MSR_TEMPERATURE_TARGET); |
| 39 | msr.lo &= ~(0xf << 24); /* Bits 27:24 */ |
| 40 | msr.lo |= (conf->tcc_offset & 0xf) << 24; |
| 41 | wrmsr(MSR_TEMPERATURE_TARGET, msr); |
| 42 | } |
| 43 | } |
| 44 | |
| 45 | static void configure_misc(void) |
| 46 | { |
| 47 | msr_t msr; |
| 48 | |
| 49 | msr = rdmsr(IA32_MISC_ENABLE); |
| 50 | msr.lo |= (1 << 0); /* Fast String enable */ |
Lee Leahy | 7b5f12b9 | 2017-03-15 17:16:59 -0700 | [diff] [blame] | 51 | msr.lo |= (1 << 3); /* TM1/TM2/EMTTM enable */ |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 52 | msr.lo |= (1 << 16); /* Enhanced SpeedStep Enable */ |
| 53 | wrmsr(IA32_MISC_ENABLE, msr); |
| 54 | |
| 55 | /* Disable Thermal interrupts */ |
| 56 | msr.lo = 0; |
| 57 | msr.hi = 0; |
| 58 | wrmsr(IA32_THERM_INTERRUPT, msr); |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 59 | } |
| 60 | |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 61 | static void set_max_ratio(void) |
| 62 | { |
| 63 | msr_t msr, perf_ctl; |
| 64 | |
| 65 | perf_ctl.hi = 0; |
| 66 | |
Angel Pons | 9f0093d | 2021-01-21 22:17:23 +0100 | [diff] [blame] | 67 | /* Platform Info bits 15:8 give max ratio */ |
| 68 | msr = rdmsr(MSR_PLATFORM_INFO); |
| 69 | perf_ctl.lo = msr.lo & 0xff00; |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 70 | wrmsr(IA32_PERF_CTL, perf_ctl); |
| 71 | |
Angel Pons | 9f0093d | 2021-01-21 22:17:23 +0100 | [diff] [blame] | 72 | printk(BIOS_DEBUG, "model_x065x: frequency set to %d\n", |
Angel Pons | 95de231 | 2020-02-17 13:08:53 +0100 | [diff] [blame] | 73 | ((perf_ctl.lo >> 8) & 0xff) * IRONLAKE_BCLK); |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 74 | } |
| 75 | |
Edward O'Callaghan | 2c9d2cf | 2014-10-27 23:29:29 +1100 | [diff] [blame] | 76 | static void model_2065x_init(struct device *cpu) |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 77 | { |
| 78 | char processor_name[49]; |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 79 | |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 80 | /* Clear out pending MCEs */ |
Felix Held | acbf154 | 2021-07-13 16:44:18 +0200 | [diff] [blame] | 81 | /* This should only be done on a cold boot */ |
| 82 | mca_clear_status(); |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 83 | |
| 84 | /* Print processor name */ |
| 85 | fill_processor_name(processor_name); |
| 86 | printk(BIOS_INFO, "CPU: %s.\n", processor_name); |
Patrick Rudolph | fc57d6c | 2019-11-12 16:30:14 +0100 | [diff] [blame] | 87 | printk(BIOS_INFO, "CPU:lapic=%d, boot_cpu=%d\n", lapicid(), |
Lee Leahy | 9d62e7e | 2017-03-15 17:40:50 -0700 | [diff] [blame] | 88 | boot_cpu()); |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 89 | |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 90 | /* Setup Page Attribute Tables (PAT) */ |
| 91 | // TODO set up PAT |
| 92 | |
Elyes HAOUAS | d6e9686 | 2016-08-21 10:12:15 +0200 | [diff] [blame] | 93 | /* Enable the local CPU APICs */ |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 94 | enable_lapic_tpr(); |
| 95 | setup_lapic(); |
| 96 | |
Matt DeVillier | ed6fe2f | 2016-12-14 16:12:43 -0600 | [diff] [blame] | 97 | /* Set virtualization based on Kconfig option */ |
Matt DeVillier | f9aed65 | 2018-12-15 15:57:33 -0600 | [diff] [blame] | 98 | set_vmx_and_lock(); |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 99 | |
Michael Niewöhner | 6303243 | 2020-10-11 17:34:54 +0200 | [diff] [blame] | 100 | set_aesni_lock(); |
Michael Niewöhner | 7f8767d | 2020-10-18 00:45:38 +0200 | [diff] [blame] | 101 | |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 102 | /* Configure Enhanced SpeedStep and Thermal Sensors */ |
| 103 | configure_misc(); |
| 104 | |
| 105 | /* Thermal throttle activation offset */ |
| 106 | configure_thermal_target(); |
| 107 | |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 108 | /* Set Max Ratio */ |
| 109 | set_max_ratio(); |
| 110 | |
| 111 | /* Enable Turbo */ |
| 112 | enable_turbo(); |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 113 | } |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 114 | |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 115 | /* MP initialization support. */ |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 116 | static void pre_mp_init(void) |
| 117 | { |
| 118 | /* Setup MTRRs based on physical address size. */ |
| 119 | x86_setup_mtrrs_with_detect(); |
| 120 | x86_mtrr_check(); |
| 121 | } |
| 122 | |
| 123 | static int get_cpu_count(void) |
| 124 | { |
| 125 | msr_t msr; |
| 126 | int num_threads; |
| 127 | int num_cores; |
| 128 | |
Elyes HAOUAS | a6a396d | 2019-05-26 13:25:30 +0200 | [diff] [blame] | 129 | msr = rdmsr(MSR_CORE_THREAD_COUNT); |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 130 | num_threads = (msr.lo >> 0) & 0xffff; |
| 131 | num_cores = (msr.lo >> 16) & 0xffff; |
| 132 | printk(BIOS_DEBUG, "CPU has %u cores, %u threads enabled.\n", |
| 133 | num_cores, num_threads); |
| 134 | |
| 135 | return num_threads; |
| 136 | } |
| 137 | |
| 138 | static void get_microcode_info(const void **microcode, int *parallel) |
| 139 | { |
Patrick Rudolph | 3fa23b8 | 2021-01-25 09:42:08 +0100 | [diff] [blame] | 140 | *microcode = intel_microcode_find(); |
Patrick Rudolph | ce51b34 | 2021-01-11 09:21:58 +0100 | [diff] [blame] | 141 | *parallel = !intel_ht_supported(); |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | static void per_cpu_smm_trigger(void) |
| 145 | { |
| 146 | /* Relocate the SMM handler. */ |
| 147 | smm_relocate(); |
| 148 | |
| 149 | /* After SMM relocation a 2nd microcode load is required. */ |
Patrick Rudolph | 3fa23b8 | 2021-01-25 09:42:08 +0100 | [diff] [blame] | 150 | const void *microcode_patch = intel_microcode_find(); |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 151 | intel_microcode_load_unlocked(microcode_patch); |
| 152 | } |
| 153 | |
| 154 | static void post_mp_init(void) |
| 155 | { |
| 156 | /* Now that all APs have been relocated as well as the BSP let SMIs |
| 157 | * start flowing. */ |
Kyösti Mälkki | 0778c86 | 2020-06-10 12:44:03 +0300 | [diff] [blame] | 158 | global_smi_enable(); |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 159 | |
| 160 | /* Lock down the SMRAM space. */ |
| 161 | smm_lock(); |
| 162 | } |
| 163 | |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 164 | static const struct mp_ops mp_ops = { |
| 165 | .pre_mp_init = pre_mp_init, |
| 166 | .get_cpu_count = get_cpu_count, |
| 167 | .get_smm_info = smm_info, |
| 168 | .get_microcode_info = get_microcode_info, |
| 169 | .pre_mp_smm_init = smm_initialize, |
| 170 | .per_cpu_smm_trigger = per_cpu_smm_trigger, |
| 171 | .relocation_handler = smm_relocation_handler, |
| 172 | .post_mp_init = post_mp_init, |
| 173 | }; |
| 174 | |
Kyösti Mälkki | b3267e0 | 2019-08-13 16:44:04 +0300 | [diff] [blame] | 175 | void mp_init_cpus(struct bus *cpu_bus) |
Arthur Heymans | b66ee55 | 2018-05-15 16:35:45 +0200 | [diff] [blame] | 176 | { |
| 177 | if (mp_init_with_smm(cpu_bus, &mp_ops)) |
| 178 | printk(BIOS_ERR, "MP initialization failure.\n"); |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 179 | } |
| 180 | |
| 181 | static struct device_operations cpu_dev_ops = { |
| 182 | .init = model_2065x_init, |
| 183 | }; |
| 184 | |
Angel Pons | a8305e7 | 2020-02-17 14:24:04 +0100 | [diff] [blame] | 185 | /* Arrandale / Clarkdale CPU IDs */ |
Jonathan Neuschäfer | 8f06ce3 | 2017-11-20 01:56:44 +0100 | [diff] [blame] | 186 | static const struct cpu_device_id cpu_table[] = { |
Angel Pons | a8305e7 | 2020-02-17 14:24:04 +0100 | [diff] [blame] | 187 | { X86_VENDOR_INTEL, 0x20650 }, |
| 188 | { X86_VENDOR_INTEL, 0x20651 }, |
| 189 | { X86_VENDOR_INTEL, 0x20652 }, |
| 190 | { X86_VENDOR_INTEL, 0x20654 }, |
| 191 | { X86_VENDOR_INTEL, 0x20655 }, |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 192 | { 0, 0 }, |
| 193 | }; |
| 194 | |
| 195 | static const struct cpu_driver driver __cpu_driver = { |
| 196 | .ops = &cpu_dev_ops, |
| 197 | .id_table = cpu_table, |
Vladimir Serbinenko | 22dcdd9 | 2013-06-06 22:10:45 +0200 | [diff] [blame] | 198 | }; |