blob: 65b28c0a0ea879ad1033c879c1112a96f1dc04db [file] [log] [blame]
Angel Ponsf23ae0b2020-04-02 23:48:12 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +02002
Arthur Heymansb66ee552018-05-15 16:35:45 +02003#include <assert.h>
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +02004#include <console/console.h>
5#include <device/device.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +02007#include <cpu/cpu.h>
8#include <cpu/x86/mtrr.h>
9#include <cpu/x86/msr.h>
10#include <cpu/x86/lapic.h>
Arthur Heymansb66ee552018-05-15 16:35:45 +020011#include <cpu/x86/mp.h>
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020012#include <cpu/intel/microcode.h>
13#include <cpu/intel/speedstep.h>
14#include <cpu/intel/turbo.h>
15#include <cpu/x86/cache.h>
16#include <cpu/x86/name.h>
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020017#include "model_2065x.h"
18#include "chip.h"
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030019#include <cpu/intel/smm_reloc.h>
Matt DeVilliered6fe2f2016-12-14 16:12:43 -060020#include <cpu/intel/common/common.h>
Elyes HAOUASdda17fa2019-10-27 13:09:37 +010021#include <smp/node.h>
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020022
23/*
Martin Roth4c3ab732013-07-08 16:23:54 -060024 * List of supported C-states in this processor
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020025 *
26 * Latencies are typical worst-case package exit time in uS
27 * taken from the SandyBridge BIOS specification.
28 */
29static acpi_cstate_t cstate_map[] = {
30 { /* 0: C0 */
Lee Leahy9d62e7e2017-03-15 17:40:50 -070031 }, { /* 1: C1 */
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020032 .latency = 1,
33 .power = 1000,
34 .resource = {
35 .addrl = 0x00, /* MWAIT State 0 */
36 .space_id = ACPI_ADDRESS_SPACE_FIXED,
37 .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
38 .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
Elyes HAOUAS8ee161d2019-03-03 12:49:56 +010039 .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD,
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020040 }
41 },
42 { /* 2: C1E */
43 .latency = 1,
44 .power = 1000,
45 .resource = {
46 .addrl = 0x01, /* MWAIT State 0 Sub-state 1 */
47 .space_id = ACPI_ADDRESS_SPACE_FIXED,
48 .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
49 .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
Elyes HAOUAS8ee161d2019-03-03 12:49:56 +010050 .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD,
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020051 }
52 },
53 { /* 3: C3 */
54 .latency = 63,
55 .power = 500,
56 .resource = {
57 .addrl = 0x10, /* MWAIT State 1 */
58 .space_id = ACPI_ADDRESS_SPACE_FIXED,
59 .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
60 .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
Elyes HAOUAS8ee161d2019-03-03 12:49:56 +010061 .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD,
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020062 }
63 },
64 { /* 4: C6 */
65 .latency = 87,
66 .power = 350,
67 .resource = {
68 .addrl = 0x20, /* MWAIT State 2 */
69 .space_id = ACPI_ADDRESS_SPACE_FIXED,
70 .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
71 .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
Elyes HAOUAS8ee161d2019-03-03 12:49:56 +010072 .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD,
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020073 }
74 },
75 { /* 5: C7 */
76 .latency = 90,
77 .power = 200,
78 .resource = {
79 .addrl = 0x30, /* MWAIT State 3 */
80 .space_id = ACPI_ADDRESS_SPACE_FIXED,
81 .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
82 .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
Elyes HAOUAS8ee161d2019-03-03 12:49:56 +010083 .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD,
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020084 }
85 },
86 { /* 6: C7S */
87 .latency = 90,
88 .power = 200,
89 .resource = {
90 .addrl = 0x31, /* MWAIT State 3 Sub-state 1 */
91 .space_id = ACPI_ADDRESS_SPACE_FIXED,
92 .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL,
93 .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT,
Elyes HAOUAS8ee161d2019-03-03 12:49:56 +010094 .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD,
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +020095 }
96 },
97 { 0 }
98};
99
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200100int cpu_config_tdp_levels(void)
101{
102 msr_t platform_info;
103
104 /* Minimum CPU revision */
105 if (cpuid_eax(1) < IVB_CONFIG_TDP_MIN_CPUID)
106 return 0;
107
108 /* Bits 34:33 indicate how many levels supported */
109 platform_info = rdmsr(MSR_PLATFORM_INFO);
110 return (platform_info.hi >> 1) & 3;
111}
112
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200113static void configure_thermal_target(void)
114{
115 struct cpu_intel_model_2065x_config *conf;
Edward O'Callaghan2c9d2cf2014-10-27 23:29:29 +1100116 struct device *lapic;
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200117 msr_t msr;
118
119 /* Find pointer to CPU configuration */
120 lapic = dev_find_lapic(SPEEDSTEP_APIC_MAGIC);
121 if (!lapic || !lapic->chip_info)
122 return;
123 conf = lapic->chip_info;
124
Martin Roth4c3ab732013-07-08 16:23:54 -0600125 /* Set TCC activation offset if supported */
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200126 msr = rdmsr(MSR_PLATFORM_INFO);
127 if ((msr.lo & (1 << 30)) && conf->tcc_offset) {
128 msr = rdmsr(MSR_TEMPERATURE_TARGET);
129 msr.lo &= ~(0xf << 24); /* Bits 27:24 */
130 msr.lo |= (conf->tcc_offset & 0xf) << 24;
131 wrmsr(MSR_TEMPERATURE_TARGET, msr);
132 }
133}
134
135static void configure_misc(void)
136{
137 msr_t msr;
138
139 msr = rdmsr(IA32_MISC_ENABLE);
140 msr.lo |= (1 << 0); /* Fast String enable */
Lee Leahy7b5f12b92017-03-15 17:16:59 -0700141 msr.lo |= (1 << 3); /* TM1/TM2/EMTTM enable */
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200142 msr.lo |= (1 << 16); /* Enhanced SpeedStep Enable */
143 wrmsr(IA32_MISC_ENABLE, msr);
144
145 /* Disable Thermal interrupts */
146 msr.lo = 0;
147 msr.hi = 0;
148 wrmsr(IA32_THERM_INTERRUPT, msr);
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200149}
150
151static void enable_lapic_tpr(void)
152{
153 msr_t msr;
154
155 msr = rdmsr(MSR_PIC_MSG_CONTROL);
156 msr.lo &= ~(1 << 10); /* Enable APIC TPR updates */
157 wrmsr(MSR_PIC_MSG_CONTROL, msr);
158}
159
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200160static void set_max_ratio(void)
161{
162 msr_t msr, perf_ctl;
163
164 perf_ctl.hi = 0;
165
166 /* Check for configurable TDP option */
167 if (cpu_config_tdp_levels()) {
168 /* Set to nominal TDP ratio */
169 msr = rdmsr(MSR_CONFIG_TDP_NOMINAL);
170 perf_ctl.lo = (msr.lo & 0xff) << 8;
171 } else {
172 /* Platform Info bits 15:8 give max ratio */
173 msr = rdmsr(MSR_PLATFORM_INFO);
174 perf_ctl.lo = msr.lo & 0xff00;
175 }
176 wrmsr(IA32_PERF_CTL, perf_ctl);
177
178 printk(BIOS_DEBUG, "model_x06ax: frequency set to %d\n",
Angel Pons95de2312020-02-17 13:08:53 +0100179 ((perf_ctl.lo >> 8) & 0xff) * IRONLAKE_BCLK);
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200180}
181
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200182static void configure_mca(void)
183{
184 msr_t msr;
185 int i;
186
187 msr.lo = msr.hi = 0;
188 /* This should only be done on a cold boot */
189 for (i = 0; i < 7; i++)
190 wrmsr(IA32_MC0_STATUS + (i * 4), msr);
191}
192
Edward O'Callaghan2c9d2cf2014-10-27 23:29:29 +1100193static void model_2065x_init(struct device *cpu)
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200194{
195 char processor_name[49];
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200196
197 /* Turn on caching if we haven't already */
198 x86_enable_cache();
199
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200200 /* Clear out pending MCEs */
201 configure_mca();
202
203 /* Print processor name */
204 fill_processor_name(processor_name);
205 printk(BIOS_INFO, "CPU: %s.\n", processor_name);
Patrick Rudolphfc57d6c2019-11-12 16:30:14 +0100206 printk(BIOS_INFO, "CPU:lapic=%d, boot_cpu=%d\n", lapicid(),
Lee Leahy9d62e7e2017-03-15 17:40:50 -0700207 boot_cpu());
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200208
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200209 /* Setup Page Attribute Tables (PAT) */
210 // TODO set up PAT
211
Elyes HAOUASd6e96862016-08-21 10:12:15 +0200212 /* Enable the local CPU APICs */
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200213 enable_lapic_tpr();
214 setup_lapic();
215
Matt DeVilliered6fe2f2016-12-14 16:12:43 -0600216 /* Set virtualization based on Kconfig option */
Matt DeVillierf9aed652018-12-15 15:57:33 -0600217 set_vmx_and_lock();
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200218
Michael Niewöhner63032432020-10-11 17:34:54 +0200219 set_aesni_lock();
Michael Niewöhner7f8767d2020-10-18 00:45:38 +0200220
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200221 /* Configure Enhanced SpeedStep and Thermal Sensors */
222 configure_misc();
223
224 /* Thermal throttle activation offset */
225 configure_thermal_target();
226
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200227 /* Set Max Ratio */
228 set_max_ratio();
229
230 /* Enable Turbo */
231 enable_turbo();
Arthur Heymansb66ee552018-05-15 16:35:45 +0200232}
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200233
Arthur Heymansb66ee552018-05-15 16:35:45 +0200234/* MP initialization support. */
235static const void *microcode_patch;
236
237static void pre_mp_init(void)
238{
239 /* Setup MTRRs based on physical address size. */
240 x86_setup_mtrrs_with_detect();
241 x86_mtrr_check();
242}
243
244static int get_cpu_count(void)
245{
246 msr_t msr;
247 int num_threads;
248 int num_cores;
249
Elyes HAOUASa6a396d2019-05-26 13:25:30 +0200250 msr = rdmsr(MSR_CORE_THREAD_COUNT);
Arthur Heymansb66ee552018-05-15 16:35:45 +0200251 num_threads = (msr.lo >> 0) & 0xffff;
252 num_cores = (msr.lo >> 16) & 0xffff;
253 printk(BIOS_DEBUG, "CPU has %u cores, %u threads enabled.\n",
254 num_cores, num_threads);
255
256 return num_threads;
257}
258
259static void get_microcode_info(const void **microcode, int *parallel)
260{
261 microcode_patch = intel_microcode_find();
262 *microcode = microcode_patch;
263 *parallel = 1;
264}
265
266static void per_cpu_smm_trigger(void)
267{
268 /* Relocate the SMM handler. */
269 smm_relocate();
270
271 /* After SMM relocation a 2nd microcode load is required. */
272 intel_microcode_load_unlocked(microcode_patch);
273}
274
275static void post_mp_init(void)
276{
277 /* Now that all APs have been relocated as well as the BSP let SMIs
278 * start flowing. */
Kyösti Mälkki0778c862020-06-10 12:44:03 +0300279 global_smi_enable();
Arthur Heymansb66ee552018-05-15 16:35:45 +0200280
281 /* Lock down the SMRAM space. */
282 smm_lock();
283}
284
Arthur Heymansb66ee552018-05-15 16:35:45 +0200285static const struct mp_ops mp_ops = {
286 .pre_mp_init = pre_mp_init,
287 .get_cpu_count = get_cpu_count,
288 .get_smm_info = smm_info,
289 .get_microcode_info = get_microcode_info,
290 .pre_mp_smm_init = smm_initialize,
291 .per_cpu_smm_trigger = per_cpu_smm_trigger,
292 .relocation_handler = smm_relocation_handler,
293 .post_mp_init = post_mp_init,
294};
295
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300296void mp_init_cpus(struct bus *cpu_bus)
Arthur Heymansb66ee552018-05-15 16:35:45 +0200297{
298 if (mp_init_with_smm(cpu_bus, &mp_ops))
299 printk(BIOS_ERR, "MP initialization failure.\n");
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200300}
301
302static struct device_operations cpu_dev_ops = {
303 .init = model_2065x_init,
304};
305
Angel Ponsa8305e72020-02-17 14:24:04 +0100306/* Arrandale / Clarkdale CPU IDs */
Jonathan Neuschäfer8f06ce32017-11-20 01:56:44 +0100307static const struct cpu_device_id cpu_table[] = {
Angel Ponsa8305e72020-02-17 14:24:04 +0100308 { X86_VENDOR_INTEL, 0x20650 },
309 { X86_VENDOR_INTEL, 0x20651 },
310 { X86_VENDOR_INTEL, 0x20652 },
311 { X86_VENDOR_INTEL, 0x20654 },
312 { X86_VENDOR_INTEL, 0x20655 },
Vladimir Serbinenko22dcdd92013-06-06 22:10:45 +0200313 { 0, 0 },
314};
315
316static const struct cpu_driver driver __cpu_driver = {
317 .ops = &cpu_dev_ops,
318 .id_table = cpu_table,
319 .cstates = cstate_map,
320};