blob: 332c0f8ce02c60daac95459bc13a34a8b0efacb6 [file] [log] [blame]
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <device/device.h>
4#include <device/pci.h>
5#include <fsp/api.h>
6#include <fsp/util.h>
7#include <intelblocks/acpi.h>
8#include <intelblocks/cfg.h>
9#include <intelblocks/gpio.h>
Kapil Porwalcca3c902022-12-19 23:57:15 +053010#include <intelblocks/irq.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070011#include <intelblocks/itss.h>
John Zhao54a03e42022-08-03 20:07:03 -070012#include <intelblocks/p2sb.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070013#include <intelblocks/pcie_rp.h>
14#include <intelblocks/systemagent.h>
John Zhao54a03e42022-08-03 20:07:03 -070015#include <intelblocks/tcss.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016#include <intelblocks/xdci.h>
17#include <soc/intel/common/vbt.h>
John Zhao54a03e42022-08-03 20:07:03 -070018#include <soc/iomap.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070019#include <soc/itss.h>
20#include <soc/p2sb.h>
21#include <soc/pci_devs.h>
22#include <soc/pcie.h>
23#include <soc/ramstage.h>
24#include <soc/soc_chip.h>
John Zhao54a03e42022-08-03 20:07:03 -070025#include <soc/tcss.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070026
27#if CONFIG(HAVE_ACPI_TABLES)
28const char *soc_acpi_name(const struct device *dev)
29{
30 if (dev->path.type == DEVICE_PATH_DOMAIN)
31 return "PCI0";
32
33 if (dev->path.type == DEVICE_PATH_USB) {
34 switch (dev->path.usb.port_type) {
35 case 0:
36 /* Root Hub */
37 return "RHUB";
38 case 2:
39 /* USB2 ports */
40 switch (dev->path.usb.port_id) {
41 case 0: return "HS01";
42 case 1: return "HS02";
43 case 2: return "HS03";
44 case 3: return "HS04";
45 case 4: return "HS05";
46 case 5: return "HS06";
47 case 6: return "HS07";
48 case 7: return "HS08";
49 case 8: return "HS09";
50 case 9: return "HS10";
51 }
52 break;
53 case 3:
54 /* USB3 ports */
55 switch (dev->path.usb.port_id) {
56 case 0: return "SS01";
57 case 1: return "SS02";
58 case 2: return "SS03";
59 case 3: return "SS04";
60 }
61 break;
62 }
63 printk(BIOS_DEBUG, "dev->path.type=%x\n", dev->path.usb.port_type);
64 return NULL;
65 }
66 if (dev->path.type != DEVICE_PATH_PCI) {
67 printk(BIOS_DEBUG, "dev->path.type=%x\n", dev->path.type);
68 return NULL;
69 }
70
71 switch (dev->path.pci.devfn) {
72 case PCI_DEVFN_ROOT: return "MCHC";
73 case PCI_DEVFN_TCSS_XHCI: return "TXHC";
74 case PCI_DEVFN_TCSS_XDCI: return "TXDC";
75 case PCI_DEVFN_TCSS_DMA0: return "TDM0";
76 case PCI_DEVFN_TCSS_DMA1: return "TDM1";
77 case PCI_DEVFN_TBT0: return "TRP0";
78 case PCI_DEVFN_TBT1: return "TRP1";
79 case PCI_DEVFN_TBT2: return "TRP2";
80 case PCI_DEVFN_TBT3: return "TRP3";
81 case PCI_DEVFN_IPU: return "IPU0";
82 case PCI_DEVFN_ISH: return "ISHB";
83 case PCI_DEVFN_XHCI: return "XHCI";
84 case PCI_DEVFN_I2C0: return "I2C0";
85 case PCI_DEVFN_I2C1: return "I2C1";
86 case PCI_DEVFN_I2C2: return "I2C2";
87 case PCI_DEVFN_I2C3: return "I2C3";
88 case PCI_DEVFN_I2C4: return "I2C4";
89 case PCI_DEVFN_I2C5: return "I2C5";
90 case PCI_DEVFN_SATA: return "SATA";
91 case PCI_DEVFN_PCIE1: return "RP01";
92 case PCI_DEVFN_PCIE2: return "RP02";
93 case PCI_DEVFN_PCIE3: return "RP03";
94 case PCI_DEVFN_PCIE4: return "RP04";
95 case PCI_DEVFN_PCIE5: return "RP05";
96 case PCI_DEVFN_PCIE6: return "RP06";
97 case PCI_DEVFN_PCIE7: return "RP07";
98 case PCI_DEVFN_PCIE8: return "RP08";
99 case PCI_DEVFN_PCIE9: return "RP09";
100 case PCI_DEVFN_PCIE10: return "RP10";
101 case PCI_DEVFN_PCIE11: return "RP11";
102 case PCI_DEVFN_PCIE12: return "RP12";
103 case PCI_DEVFN_PMC: return "PMC";
104 case PCI_DEVFN_UART0: return "UAR0";
105 case PCI_DEVFN_UART1: return "UAR1";
106 case PCI_DEVFN_UART2: return "UAR2";
107 case PCI_DEVFN_GSPI0: return "SPI0";
108 case PCI_DEVFN_GSPI1: return "SPI1";
Angel Ponsc7c746c2022-07-16 12:37:38 +0200109 case PCI_DEVFN_GSPI2: return "SPI2";
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700110 /* Keeping ACPI device name coherent with ec.asl */
111 case PCI_DEVFN_ESPI: return "LPCB";
112 case PCI_DEVFN_HDA: return "HDAS";
113 case PCI_DEVFN_SMBUS: return "SBUS";
114 case PCI_DEVFN_GBE: return "GLAN";
115 }
116 printk(BIOS_DEBUG, "dev->path.devfn=%x\n", dev->path.pci.devfn);
117 return NULL;
118}
119#endif
120
121/* SoC routine to fill GPIO PM mask and value for GPIO_MISCCFG register */
122static void soc_fill_gpio_pm_configuration(void)
123{
124 uint8_t value[TOTAL_GPIO_COMM];
125 const config_t *config = config_of_soc();
126
127 if (config->gpio_override_pm)
128 memcpy(value, config->gpio_pm, sizeof(value));
129 else
130 memset(value, MISCCFG_GPIO_PM_CONFIG_BITS, sizeof(value));
131
132 gpio_pm_configure(value, TOTAL_GPIO_COMM);
133}
134
135void soc_init_pre_device(void *chip_info)
136{
John Zhao54a03e42022-08-03 20:07:03 -0700137 config_t *config = config_of_soc();
138
139 /* Validate TBT image authentication */
140 config->tbt_authentication = ioe_p2sb_sbi_read(PID_IOM,
141 IOM_CSME_IMR_TBT_STATUS) & TBT_VALID_AUTHENTICATION;
142
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700143 /* Perform silicon specific init. */
144 fsp_silicon_init();
145
146 /* Display FIRMWARE_VERSION_INFO_HOB */
147 fsp_display_fvi_version_hob();
148
149 soc_fill_gpio_pm_configuration();
150
151 /* Swap enabled PCI ports in device tree if needed. */
152 pcie_rp_update_devicetree(get_pcie_rp_table());
153}
154
Kapil Porwalcca3c902022-12-19 23:57:15 +0530155static void cpu_fill_ssdt(const struct device *dev)
156{
157 if (!generate_pin_irq_map())
158 printk(BIOS_ERR, "Failed to generate ACPI _PRT table!\n");
159
160 generate_cpu_entries(dev);
161}
162
163static void cpu_set_north_irqs(struct device *dev)
164{
165 irq_program_non_pch();
166}
167
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700168static struct device_operations pci_domain_ops = {
169 .read_resources = &pci_domain_read_resources,
170 .set_resources = &pci_domain_set_resources,
171 .scan_bus = &pci_domain_scan_bus,
172#if CONFIG(HAVE_ACPI_TABLES)
173 .acpi_name = &soc_acpi_name,
174 .acpi_fill_ssdt = ssdt_set_above_4g_pci,
175#endif
176};
177
178static struct device_operations cpu_bus_ops = {
179 .read_resources = noop_read_resources,
180 .set_resources = noop_set_resources,
Kapil Porwalcca3c902022-12-19 23:57:15 +0530181 .enable_resources = cpu_set_north_irqs,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700182#if CONFIG(HAVE_ACPI_TABLES)
Kapil Porwalcca3c902022-12-19 23:57:15 +0530183 .acpi_fill_ssdt = cpu_fill_ssdt,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700184#endif
185};
186
187static void soc_enable(struct device *dev)
188{
189 /*
190 * Set the operations if it is a special bus type or a hidden PCI
191 * device.
192 */
193 if (dev->path.type == DEVICE_PATH_DOMAIN)
194 dev->ops = &pci_domain_ops;
195 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
196 dev->ops = &cpu_bus_ops;
197 else if (dev->path.type == DEVICE_PATH_PCI &&
198 dev->path.pci.devfn == PCI_DEVFN_PMC)
199 dev->ops = &pmc_ops;
200 else if (dev->path.type == DEVICE_PATH_PCI &&
Subrata Banik4ed30ca2022-10-27 15:44:54 +0530201 dev->path.pci.devfn == PCI_DEVFN_P2SB)
202 dev->ops = &soc_p2sb_ops;
203 else if (dev->path.type == DEVICE_PATH_PCI &&
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700204 dev->path.pci.devfn == PCI_DEVFN_IOE_P2SB)
205 dev->ops = &ioe_p2sb_ops;
206 else if (dev->path.type == DEVICE_PATH_GPIO)
207 block_gpio_enable(dev);
208}
209
210struct chip_operations soc_intel_meteorlake_ops = {
211 CHIP_NAME("Intel Meteorlake")
212 .enable_dev = &soc_enable,
213 .init = &soc_init_pre_device,
214};