blob: e276fc5e0865cfe3dbd60551e10840c10256059b [file] [log] [blame]
Felix Held3f3eca92020-01-23 17:12:32 +01001/* SPDX-License-Identifier: GPL-2.0-or-later */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +00002
Dan Lykowskifdbb8d82009-01-06 00:33:30 +00003#include <device/device.h>
4#include <device/pnp.h>
Nico Huber1c811282013-06-15 20:33:44 +02005#include <superio/conf_mode.h>
Dan Lykowskifdbb8d82009-01-06 00:33:30 +00006#include <stdint.h>
Dan Lykowskifdbb8d82009-01-06 00:33:30 +00007#include <pc80/keyboard.h>
Elyes HAOUAS2329a252019-05-15 22:11:18 +02008
Dan Lykowskifdbb8d82009-01-06 00:33:30 +00009#include "w83627uhg.h"
10
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000011/*
12 * Set the UART clock source.
13 *
14 * Possible UART clock source speeds are:
15 *
16 * 0 = 1.8462 MHz (default)
17 * 1 = 2 MHz
18 * 2 = 24 MHz
19 * 3 = 14.769 MHz
20 *
21 * The faster clocks allow for BAUD rates up to 2mbits.
22 *
23 * Warning: The kernel will need to be adjusted since it assumes
24 * a 1.8462 MHz clock.
25 */
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +110026static void set_uart_clock_source(struct device *dev, u8 uart_clock)
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000027{
28 u8 value;
29
Nico Huber13dc9762013-06-15 19:33:15 +020030 pnp_enter_conf_mode(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000031 pnp_set_logical_device(dev);
Elyes HAOUAS9b54dfa2020-08-26 18:36:13 +020032 value = pnp_read_config(dev, PNP_IDX_MSC0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000033 value &= ~0x03;
34 value |= (uart_clock & 0x03);
Elyes HAOUAS9b54dfa2020-08-26 18:36:13 +020035 pnp_write_config(dev, PNP_IDX_MSC0, value);
Nico Huber13dc9762013-06-15 19:33:15 +020036 pnp_exit_conf_mode(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000037}
38
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +110039static void w83627uhg_init(struct device *dev)
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000040{
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000041
42 if (!dev->enabled)
43 return;
44
Elyes HAOUAS0ce41f12018-11-13 10:03:31 +010045 switch (dev->path.pnp.device) {
Zheng Bao9db833b2009-12-28 09:59:44 +000046 case W83627UHG_SP1:
Dave Frodin6c6acd72013-12-26 08:17:16 -070047 set_uart_clock_source(dev, 0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000048 break;
49 case W83627UHG_SP2:
Dave Frodin6c6acd72013-12-26 08:17:16 -070050 set_uart_clock_source(dev, 0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000051 break;
52 case W83627UHG_SP3:
Dave Frodin6c6acd72013-12-26 08:17:16 -070053 set_uart_clock_source(dev, 0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000054 break;
55 case W83627UHG_SP4:
Dave Frodin6c6acd72013-12-26 08:17:16 -070056 set_uart_clock_source(dev, 0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000057 break;
58 case W83627UHG_SP5:
Dave Frodin6c6acd72013-12-26 08:17:16 -070059 set_uart_clock_source(dev, 0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000060 break;
61 case W83627UHG_SP6:
Dave Frodin6c6acd72013-12-26 08:17:16 -070062 set_uart_clock_source(dev, 0);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000063 break;
64 case W83627UHG_KBC:
Timothy Pearson448e3862015-11-24 14:12:01 -060065 pc_keyboard_init(NO_AUX_DEVICE);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000066 break;
67 }
68}
69
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000070static struct device_operations ops = {
71 .read_resources = pnp_read_resources,
Nico Huber0b2ee932013-06-15 19:58:35 +020072 .set_resources = pnp_set_resources,
73 .enable_resources = pnp_enable_resources,
74 .enable = pnp_enable,
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000075 .init = w83627uhg_init,
Nico Huber1c811282013-06-15 20:33:44 +020076 .ops_pnp_mode = &pnp_conf_mode_8787_aa,
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000077};
78
79static struct pnp_info pnp_dev_info[] = {
Felix Held8c858802018-07-06 20:22:08 +020080 { NULL, W83627UHG_FDC, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, 0x07f8, },
81 { NULL, W83627UHG_PP, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, 0x07f8, },
82 { NULL, W83627UHG_SP1, PNP_IO0 | PNP_IRQ0, 0x07f8, },
83 { NULL, W83627UHG_SP2, PNP_IO0 | PNP_IRQ0, 0x07f8, },
84 { NULL, W83627UHG_KBC, PNP_IO0 | PNP_IO1 | PNP_IRQ0 | PNP_IRQ1,
85 0x07ff, 0x07ff, },
86 { NULL, W83627UHG_SP3, PNP_IO0 | PNP_IRQ0, 0x07f8, },
87 { NULL, W83627UHG_GPIO3_4, },
88 { NULL, W83627UHG_WDTO_PLED_GPIO5_6, },
89 { NULL, W83627UHG_GPIO1_2, },
90 { NULL, W83627UHG_ACPI, PNP_IRQ0, },
91 { NULL, W83627UHG_HWM, PNP_IO0 | PNP_IRQ0, 0x0ff8, },
92 { NULL, W83627UHG_PECI_SST, },
93 { NULL, W83627UHG_SP4, PNP_IO0 | PNP_IRQ0, 0x07f8, },
94 { NULL, W83627UHG_SP5, PNP_IO0 | PNP_IRQ0, 0x07f8, },
95 { NULL, W83627UHG_SP6, PNP_IO0 | PNP_IRQ0, 0x07f8, },
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000096};
97
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +110098static void enable_dev(struct device *dev)
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000099{
100 pnp_enable_devices(dev, &ops, ARRAY_SIZE(pnp_dev_info), pnp_dev_info);
101}
102
103struct chip_operations superio_winbond_w83627uhg_ops = {
Nicholas Sudsgaardbfb11be2024-01-30 09:53:46 +0900104 .name = "Winbond W83627UHG Super I/O",
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000105 .enable_dev = enable_dev,
106};