blob: adae491a3269b738012ba78448a8eab47850ec84 [file] [log] [blame]
Dan Lykowskifdbb8d82009-01-06 00:33:30 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2009 Dynon Avionics
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 $
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000019 */
20
21#include <arch/io.h>
22#include <device/device.h>
23#include <device/pnp.h>
24#include <console/console.h>
25#include <string.h>
26#include <stdint.h>
27#include <stdlib.h>
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000028#include <uart8250.h>
29#include <pc80/keyboard.h>
30#include "chip.h"
31#include "w83627uhg.h"
32
33static void w83627uhg_enter_ext_func_mode(device_t dev)
34{
Stefan Reinauer2b34db82009-02-28 20:10:20 +000035 outb(0x87, dev->path.pnp.port);
36 outb(0x87, dev->path.pnp.port);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000037}
38
39static void w83627uhg_exit_ext_func_mode(device_t dev)
40{
Stefan Reinauer2b34db82009-02-28 20:10:20 +000041 outb(0xaa, dev->path.pnp.port);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000042}
43
44/*
45 * Set the UART clock source.
46 *
47 * Possible UART clock source speeds are:
48 *
49 * 0 = 1.8462 MHz (default)
50 * 1 = 2 MHz
51 * 2 = 24 MHz
52 * 3 = 14.769 MHz
53 *
54 * The faster clocks allow for BAUD rates up to 2mbits.
55 *
56 * Warning: The kernel will need to be adjusted since it assumes
57 * a 1.8462 MHz clock.
58 */
59static void set_uart_clock_source(device_t dev, u8 uart_clock)
60{
61 u8 value;
62
Nico Huber13dc9762013-06-15 19:33:15 +020063 pnp_enter_conf_mode(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000064 pnp_set_logical_device(dev);
65 value = pnp_read_config(dev, 0xf0);
66 value &= ~0x03;
67 value |= (uart_clock & 0x03);
68 pnp_write_config(dev, 0xf0, value);
Nico Huber13dc9762013-06-15 19:33:15 +020069 pnp_exit_conf_mode(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000070}
71
72static void w83627uhg_init(device_t dev)
73{
Uwe Hermann340fa932010-11-10 14:53:36 +000074 struct superio_winbond_w83627uhg_config *conf = dev->chip_info;
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000075
76 if (!dev->enabled)
77 return;
78
Stefan Reinauer2b34db82009-02-28 20:10:20 +000079 switch(dev->path.pnp.device) {
Zheng Bao9db833b2009-12-28 09:59:44 +000080 case W83627UHG_SP1:
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000081 /* set_uart_clock_source(dev, 0); */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000082 break;
83 case W83627UHG_SP2:
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000084 /* set_uart_clock_source(dev, 0); */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000085 break;
86 case W83627UHG_SP3:
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000087 /* set_uart_clock_source(dev, 0); */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000088 break;
89 case W83627UHG_SP4:
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000090 /* set_uart_clock_source(dev, 0); */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000091 break;
92 case W83627UHG_SP5:
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000093 /* set_uart_clock_source(dev, 0); */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000094 break;
95 case W83627UHG_SP6:
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000096 /* set_uart_clock_source(dev, 0); */
Dan Lykowskifdbb8d82009-01-06 00:33:30 +000097 break;
98 case W83627UHG_KBC:
Stefan Reinauer740b5872010-02-23 20:31:37 +000099 pc_keyboard_init(&conf->keyboard);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000100 break;
101 }
102}
103
104static void w83627uhg_set_resources(device_t dev)
105{
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000106 pnp_set_resources(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000107}
108
109static void w83627uhg_enable_resources(device_t dev)
110{
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000111 pnp_enable_resources(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000112}
113
114static void w83627uhg_enable(device_t dev)
115{
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000116 pnp_enable(dev);
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000117}
118
Nico Huber13dc9762013-06-15 19:33:15 +0200119static const struct pnp_mode_ops pnp_conf_mode_ops = {
120 .enter_conf_mode = w83627uhg_enter_ext_func_mode,
121 .exit_conf_mode = w83627uhg_exit_ext_func_mode,
122};
123
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000124static struct device_operations ops = {
125 .read_resources = pnp_read_resources,
126 .set_resources = w83627uhg_set_resources,
127 .enable_resources = w83627uhg_enable_resources,
128 .enable = w83627uhg_enable,
129 .init = w83627uhg_init,
Nico Huber13dc9762013-06-15 19:33:15 +0200130 .ops_pnp_mode = &pnp_conf_mode_ops,
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000131};
132
133static struct pnp_info pnp_dev_info[] = {
Uwe Hermanna69d9782010-11-15 19:35:14 +0000134 { &ops, W83627UHG_FDC, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07f8, 0}, },
135 { &ops, W83627UHG_PP, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07f8, 0}, },
136 { &ops, W83627UHG_SP1, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
137 { &ops, W83627UHG_SP2, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
138 { &ops, W83627UHG_KBC, PNP_IO0 | PNP_IO1 | PNP_IRQ0 | PNP_IRQ1, {0x07ff, 0}, {0x07ff, 4}, },
139 { &ops, W83627UHG_SP3, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000140 { &ops, W83627UHG_GPIO3_4, },
141 { &ops, W83627UHG_WDTO_PLED_GPIO5_6, },
Uwe Hermanna69d9782010-11-15 19:35:14 +0000142 { &ops, W83627UHG_GPIO1_2, },
143 { &ops, W83627UHG_ACPI, PNP_IRQ0, },
144 { &ops, W83627UHG_HWM, PNP_IO0 | PNP_IRQ0, {0x0ff8, 0}, },
145 { &ops, W83627UHG_PECI_SST, },
146 { &ops, W83627UHG_SP4, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
147 { &ops, W83627UHG_SP5, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
148 { &ops, W83627UHG_SP6, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
Dan Lykowskifdbb8d82009-01-06 00:33:30 +0000149};
150
151static void enable_dev(device_t dev)
152{
153 pnp_enable_devices(dev, &ops, ARRAY_SIZE(pnp_dev_info), pnp_dev_info);
154}
155
156struct chip_operations superio_winbond_w83627uhg_ops = {
157 CHIP_NAME("Winbond W83627UHG Super I/O")
158 .enable_dev = enable_dev,
159};