blob: b6b2bd37180935154d1517a78f25790e3f95f882 [file] [log] [blame]
Dave Frodin2093c4f2014-06-13 08:12:48 -06001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Sage Electronic Engineering, LLC.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Dave Frodin2093c4f2014-06-13 08:12:48 -060014 */
15
16#include <console/console.h>
17#include <device/pci.h>
18#include <arch/io.h>
19#include <string.h>
20#include "amd_pci_util.h"
21#include <pc80/i8259.h>
22#include "amd_pci_int_defs.h"
23#include "amd_pci_int_types.h"
24
25#ifndef __PRE_RAM__
26
27const struct pirq_struct * pirq_data_ptr = NULL;
28u32 pirq_data_size = 0;
29const u8 * intr_data_ptr = NULL;
30const u8 * picr_data_ptr = NULL;
31
32/*
33 * Read the FCH PCI_INTR registers 0xC00/0xC01 at a
34 * given index and a given PIC (0) or IOAPIC (1) mode
35 */
36u8 read_pci_int_idx(u8 index, int mode)
37{
38 outb((mode << 7) | index, PCI_INTR_INDEX);
39 return inb(PCI_INTR_DATA);
40}
41
42/*
43 * Write a value to the FCH PCI_INTR registers 0xC00/0xC01
44 * at a given index and PIC (0) or IOAPIC (1) mode
45 */
46void write_pci_int_idx(u8 index, int mode, u8 data)
47{
48 outb((mode << 7) | index, PCI_INTR_INDEX);
49 outb(data, PCI_INTR_DATA);
50}
51
52/*
53 * Write the FCH PCI_INTR registers 0xC00/0xC01 with values
54 * given in global variables intr_data and picr_data.
55 * These variables are defined in mainboard.c
56 */
57void write_pci_int_table (void)
58{
59 u8 byte;
60
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020061 if (picr_data_ptr == NULL || intr_data_ptr == NULL){
Dave Frodin2093c4f2014-06-13 08:12:48 -060062 printk(BIOS_ERR, "Warning: Can't write PCI_INTR 0xC00/0xC01 registers because\n"
63 "'mainboard_picr_data' or 'mainboard_intr_data' tables are NULL\n");
64 return;
65 }
66
67 /* PIC IRQ routine */
68 printk(BIOS_DEBUG, "PCI_INTR tables: Writing registers C00/C01 for PIC mode PCI IRQ routing:\n"
69 "\tPCI_INTR_INDEX\t\tPCI_INTR_DATA\n");
70 for (byte = 0; byte < FCH_INT_TABLE_SIZE; byte++) {
71 if (intr_types[byte]) {
72 write_pci_int_idx(byte, 0, (u8) picr_data_ptr[byte]);
73 printk(BIOS_DEBUG, "\t0x%02X %s\t: 0x%02X\n",
74 byte, intr_types[byte], read_pci_int_idx(byte, 0));
75 }
76 }
77
78 /* APIC IRQ routine */
79 printk(BIOS_DEBUG, "PCI_INTR tables: Writing registers C00/C01 for APIC mode PCI IRQ routing:\n"
80 "\tPCI_INTR_INDEX\t\tPCI_INTR_DATA\n");
81 for (byte = 0; byte < FCH_INT_TABLE_SIZE; byte++) {
82 if (intr_types[byte]) {
83 write_pci_int_idx(byte, 1, (u8) intr_data_ptr[byte]);
84 printk(BIOS_DEBUG, "\t0x%02X %s\t: 0x%02X\n",
85 byte, intr_types[byte], read_pci_int_idx(byte, 1));
86 }
87 }
88}
89
90/*
91 * Function to write the PCI config space Interrupt
92 * registers based on the values given in PCI_INTR
93 * table at I/O port 0xC00/0xC01
94 */
95void write_pci_cfg_irqs(void)
96{
97 device_t dev = NULL; /* Our current device to route IRQs to */
98 device_t target_dev = NULL; /* The bridge that a device may be connected to */
99 u16 int_pin = 0; /* Value of the INT_PIN register 0x3D */
100 u16 target_pin = 0; /* Pin we will search our tables for */
101 u16 int_line = 0; /* IRQ number read from PCI_INTR table and programmed to INT_LINE reg 0x3C */
102 u16 pci_intr_idx = 0; /* Index into PCI_INTR table, 0xC00/0xC01 */
103 u8 bus = 0; /* A PCI Device Bus number */
104 u16 devfn = 0; /* A PCI Device and Function number */
105 u8 bridged_device = 0; /* This device is on a PCI bridge */
106 u32 i = 0;
107
108 if (pirq_data_ptr == NULL) {
109 printk(BIOS_WARNING, "Warning: Can't write PCI IRQ assignments because"
110 " 'mainboard_pirq_data' structure does not exist\n");
111 return;
112 }
113
114 /* Populate the PCI cfg space header with the IRQ assignment */
115 printk(BIOS_DEBUG, "PCI_CFG IRQ: Write PCI config space IRQ assignments\n");
116
117 for (dev = all_devices; dev; dev = dev->next) {
118 /*
119 * Step 1: Get the INT_PIN and device structure to look for in the
120 * PCI_INTR table pirq_data
121 */
122 target_dev = NULL;
123 target_pin = get_pci_irq_pins(dev, &target_dev);
124 if (target_dev == NULL)
125 continue;
126
127 if (target_pin < 1)
128 continue;
129
130 /* Get the original INT_PIN for record keeping */
131 int_pin = pci_read_config8(dev, PCI_INTERRUPT_PIN);
132 if (int_pin < 1 || int_pin > 4)
133 continue; /* Device has invalid INT_PIN so skip it */
134
135 bus = target_dev->bus->secondary;
136 devfn = target_dev->path.pci.devfn;
137
138 /*
139 * Step 2: Use the INT_PIN and DevFn number to find the PCI_INTR
140 * register (0xC00) index for this device
141 */
142 pci_intr_idx = 0xBAD; /* Will check to make sure it changed */
143 for (i = 0; i < pirq_data_size; i++) {
144 if (pirq_data_ptr[i].devfn != devfn)
145 continue;
146
147 /* PIN_A is index 0 in pirq_data array but 1 in PCI cfg reg */
148 pci_intr_idx = pirq_data_ptr[i].PIN[target_pin - 1];
149 printk(BIOS_SPEW, "\tFound this device in pirq_data table entry %d\n", i);
150 break;
151 }
152
153 /*
154 * Step 3: Make sure we got a valid index and use it to get
155 * the IRQ number from the PCI_INTR register table
156 */
157 if (pci_intr_idx == 0xBAD) { /* Not on a bridge or in pirq_data table, skip it */
158 printk(BIOS_SPEW, "PCI Devfn (0x%x) not found in pirq_data table\n", devfn);
159 continue;
160 } else if (pci_intr_idx == 0x1F) { /* Index found is not defined */
161 printk(BIOS_SPEW, "Got index 0x1F (Not Connected), perhaps this device was defined wrong?\n");
162 continue;
163 } else if (pci_intr_idx >= FCH_INT_TABLE_SIZE) { /* Index out of bounds */
164 printk(BIOS_ERR, "%s: got 0xC00/0xC01 table index 0x%x, max is 0x%x\n",
165 __func__, pci_intr_idx, FCH_INT_TABLE_SIZE);
166 continue;
167 }
168
169 /* Find the value to program into the INT_LINE register from the PCI_INTR registers */
170 int_line = read_pci_int_idx(pci_intr_idx, 0);
171 if (int_line == PIRQ_NC) { /* The IRQ found is disabled */
172 printk(BIOS_SPEW, "Got IRQ 0x1F (disabled), perhaps this device was defined wrong?\n");
173 continue;
174 }
175
176 /*
177 * Step 4: Program the INT_LINE register in this device's
178 * PCI config space with the IRQ number we found in step 3
179 * and make it Level Triggered
180 */
181 pci_write_config8(dev, PCI_INTERRUPT_LINE, int_line);
182
183 /* Set this IRQ to level triggered since it is used by a PCI device */
184 i8259_configure_irq_trigger(int_line, IRQ_LEVEL_TRIGGERED);
185
186 /*
187 * Step 5: Print out debug info and move on to next device
188 */
189 printk(BIOS_SPEW, "\tOrig INT_PIN\t: %d (%s)\n",
190 int_pin, pin_to_str(int_pin));
191 if (bridged_device)
192 printk(BIOS_SPEW, "\tSwizzled to\t: %d (%s)\n",
193 target_pin, pin_to_str(target_pin));
194 printk(BIOS_SPEW, "\tPCI_INTR idx\t: 0x%02x (%s)\n"
195 "\tINT_LINE\t: 0x%X (IRQ %d)\n",
196 pci_intr_idx, intr_types[pci_intr_idx], int_line, int_line);
197 } /* for (dev = all_devices) */
198 printk(BIOS_DEBUG, "PCI_CFG IRQ: Finished writing PCI config space IRQ assignments\n");
199}
200#endif /* __PRE_RAM__ */