blob: 938f2486c4a0575a5d1edbc8671b400cd25f3a32 [file] [log] [blame]
Stefan Reinauera7198b32012-12-11 16:00:47 -08001chip northbridge/intel/sandybridge
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +01002 # IGD Displays
Nico Huberb0b25c82020-03-21 20:35:12 +01003 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
Stefan Reinauera7198b32012-12-11 16:00:47 -08004
5 # Enable DisplayPort B Hotplug with 6ms pulse
6 register "gpu_dp_b_hotplug" = "0x06"
7
Arthur Heymans8bb2ed82018-07-18 16:37:00 +02008 # Enable Panel as LVDS and configure power delays
Angel Ponsdc0c0812020-09-02 19:17:30 +02009 register "gpu_panel_port_select" = "PANEL_PORT_LVDS"
Stefan Reinauera7198b32012-12-11 16:00:47 -080010 register "gpu_panel_power_cycle_delay" = "5" # 400ms
11 register "gpu_panel_power_up_delay" = "500" # 50ms
12 register "gpu_panel_power_down_delay" = "150" # 15ms
13 register "gpu_panel_power_backlight_on_delay" = "2100" # 210ms
14 register "gpu_panel_power_backlight_off_delay" = "2100" # 210ms
15
16 # Set backlight PWM values
17 register "gpu_cpu_backlight" = "0x000001d4"
18 register "gpu_pch_backlight" = "0x03aa0000"
19
Vladimir Serbinenko144eea02016-02-10 02:36:04 +010020 register "max_mem_clock_mhz" = "666"
21
Stefan Reinauer4aff4452013-02-12 14:17:15 -080022 device domain 0 on
Arthur Heymansb5df65a2022-11-12 14:51:49 +010023 device ref host_bridge on end # host bridge
24 device ref igd on end # vga controller
Stefan Reinauera7198b32012-12-11 16:00:47 -080025
26 chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
Stefan Reinauera7198b32012-12-11 16:00:47 -080027 # GPI routing
28 # 0 No effect (default)
29 # 1 SMI# (if corresponding ALT_GPI_SMI_EN bit is also set)
30 # 2 SCI (if corresponding GPIO_EN bit is also set)
31 # Set Lid Switch to SMI to capture in recovery mode. It gets reset to
32 # SCI mode when we go to ACPI mode.
33 register "alt_gp_smi_en" = "0x8100"
34 register "gpi7_routing" = "2"
35 register "gpi8_routing" = "1"
36 register "gpi15_routing" = "1" #lid switch gpe
37
Stefan Reinauera7198b32012-12-11 16:00:47 -080038 register "sata_port_map" = "0x1"
39
40 # EC range is 0xFD60 (EC_IO) and 0x68/0x6C
41 register "gen1_dec" = "0x0004fd61"
42 register "gen2_dec" = "0x00040069"
43
44 # Enable zero-based linear PCIe root port functions
Angel Ponsaf4bd562021-12-28 13:05:56 +010045 register "pcie_port_coalesce" = "true"
Stefan Reinauera7198b32012-12-11 16:00:47 -080046
Arthur Heymansb5df65a2022-11-12 14:51:49 +010047 device ref mei1 on end # Management Engine Interface 1
48 device ref mei2 off end # Management Engine Interface 2
49 device ref me_ide_r off end # Management Engine IDE-R
50 device ref me_kt off end # Management Engine KT
51 device ref gbe off end # Intel Gigabit Ethernet
52 device ref ehci2 on end # USB2 EHCI #2
53 device ref hda on end # High Definition Audio
54 device ref pcie_rp1 off end # PCIe Port #1
55 device ref pcie_rp2 on end # PCIe Port #2 (WLAN)
56 device ref pcie_rp3 on end # PCIe Port #3 (ETH0)
57 device ref pcie_rp4 off end # PCIe Port #4
58 device ref pcie_rp5 off end # PCIe Port #5
59 device ref pcie_rp6 off end # PCIe Port #6
60 device ref pcie_rp7 off end # PCIe Port #7
61 device ref pcie_rp8 off end # PCIe Port #8
62 device ref ehci1 on end # USB2 EHCI #1
63 device ref pci_bridge off end # PCI bridge
64 device ref lpc on
Stefan Reinauera7198b32012-12-11 16:00:47 -080065 chip ec/compal/ene932
66 # 60/64 KBC
67 device pnp ff.1 on # dummy address
68 end
69 end
70 end # LPC bridge
Arthur Heymansb5df65a2022-11-12 14:51:49 +010071 device ref sata1 on end # SATA Controller 1
72 device ref smbus on end # SMBus
73 device ref sata2 off end # SATA Controller 2
74 device ref thermal on end # Thermal
Stefan Reinauera7198b32012-12-11 16:00:47 -080075 end
76 end
77end