blob: 304ecbfba3936812a6822afa850bdf74e9d29aff [file] [log] [blame]
Kyösti Mälkki71216c92013-07-28 23:39:37 +03001config SOUTHBRIDGE_INTEL_COMMON
2 def_bool n
Kyösti Mälkkib5d998b2017-08-20 21:36:08 +03003
Patrick Rudolph59de6c92015-12-26 08:33:16 +01004config SOUTHBRIDGE_INTEL_COMMON_GPIO
5 def_bool n
Kyösti Mälkkib5d998b2017-08-20 21:36:08 +03006
Arthur Heymans16fe7902017-04-12 17:01:31 +02007config SOUTHBRIDGE_INTEL_COMMON_SMBUS
8 def_bool n
Kyösti Mälkkib5d998b2017-08-20 21:36:08 +03009 select HAVE_DEBUG_SMBUS
10
Bill XIEd533b162017-08-22 16:26:22 +080011config HAVE_INTEL_CHIPSET_LOCKDOWN
12 def_bool n
13
14config INTEL_CHIPSET_LOCKDOWN
15 depends on HAVE_INTEL_CHIPSET_LOCKDOWN && HAVE_SMI_HANDLER && !CHROMEOS
16 #ChromeOS's payload seems to handle finalization on its on.
17 bool "Lock down chipset in coreboot"
18 default y
19 help
20 Some registers within host bridge on particular chipsets should be
21 locked down on each normal boot path (done by either coreboot or payload)
22 and S3 resume (always done by coreboot). Select this to let coreboot
23 to do this on normal boot path.