Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2007-2009 coresystems GmbH |
| 5 | * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #include <console/console.h> |
| 18 | #include <arch/acpi.h> |
| 19 | #include <arch/io.h> |
| 20 | #include <stdint.h> |
| 21 | #include <delay.h> |
| 22 | #include <cpu/intel/model_206ax/model_206ax.h> |
Duncan Laurie | 77dbbac | 2012-06-25 09:51:59 -0700 | [diff] [blame] | 23 | #include <cpu/x86/msr.h> |
Aaron Durbin | c6f2722 | 2013-04-03 09:56:57 -0500 | [diff] [blame] | 24 | #include <cpu/x86/mtrr.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 25 | #include <device/device.h> |
| 26 | #include <device/pci.h> |
| 27 | #include <device/pci_ids.h> |
| 28 | #include <device/hypertransport.h> |
| 29 | #include <stdlib.h> |
| 30 | #include <string.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 31 | #include <cpu/cpu.h> |
Stefan Reinauer | bb11e60 | 2012-05-10 12:15:18 -0700 | [diff] [blame] | 32 | #include <cbmem.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 33 | #include "chip.h" |
| 34 | #include "sandybridge.h" |
Vladimir Serbinenko | c16e9dfa | 2015-05-29 16:18:01 +0200 | [diff] [blame] | 35 | #include <cpu/intel/smm/gen1/smi.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 36 | |
| 37 | static int bridge_revision_id = -1; |
| 38 | |
Kyösti Mälkki | f7bfc34 | 2013-10-18 11:02:46 +0300 | [diff] [blame] | 39 | /* IGD UMA memory */ |
| 40 | static uint64_t uma_memory_base = 0; |
| 41 | static uint64_t uma_memory_size = 0; |
| 42 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 43 | int bridge_silicon_revision(void) |
| 44 | { |
| 45 | if (bridge_revision_id < 0) { |
| 46 | uint8_t stepping = cpuid_eax(1) & 0xf; |
| 47 | uint8_t bridge_id = pci_read_config16( |
| 48 | dev_find_slot(0, PCI_DEVFN(0, 0)), |
| 49 | PCI_DEVICE_ID) & 0xf0; |
| 50 | bridge_revision_id = bridge_id | stepping; |
| 51 | } |
| 52 | return bridge_revision_id; |
| 53 | } |
| 54 | |
| 55 | /* Reserve everything between A segment and 1MB: |
| 56 | * |
| 57 | * 0xa0000 - 0xbffff: legacy VGA |
| 58 | * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel) |
| 59 | * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI |
| 60 | */ |
| 61 | static const int legacy_hole_base_k = 0xa0000 / 1024; |
| 62 | static const int legacy_hole_size_k = 384; |
| 63 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 64 | static int get_pcie_bar(u32 *base, u32 *len) |
| 65 | { |
| 66 | device_t dev; |
| 67 | u32 pciexbar_reg; |
| 68 | |
| 69 | *base = 0; |
| 70 | *len = 0; |
| 71 | |
| 72 | dev = dev_find_slot(0, PCI_DEVFN(0, 0)); |
| 73 | if (!dev) |
| 74 | return 0; |
| 75 | |
| 76 | pciexbar_reg = pci_read_config32(dev, PCIEXBAR); |
| 77 | |
| 78 | if (!(pciexbar_reg & (1 << 0))) |
| 79 | return 0; |
| 80 | |
| 81 | switch ((pciexbar_reg >> 1) & 3) { |
| 82 | case 0: // 256MB |
| 83 | *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)); |
| 84 | *len = 256 * 1024 * 1024; |
| 85 | return 1; |
| 86 | case 1: // 128M |
| 87 | *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)); |
| 88 | *len = 128 * 1024 * 1024; |
| 89 | return 1; |
| 90 | case 2: // 64M |
| 91 | *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)|(1 << 26)); |
| 92 | *len = 64 * 1024 * 1024; |
| 93 | return 1; |
| 94 | } |
| 95 | |
| 96 | return 0; |
| 97 | } |
| 98 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 99 | static void add_fixed_resources(struct device *dev, int index) |
| 100 | { |
| 101 | struct resource *resource; |
| 102 | u32 pcie_config_base, pcie_config_size; |
| 103 | |
Kyösti Mälkki | 7f189cc | 2012-07-27 13:12:03 +0300 | [diff] [blame] | 104 | mmio_resource(dev, index++, uma_memory_base >> 10, uma_memory_size >> 10); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 105 | |
| 106 | if (get_pcie_bar(&pcie_config_base, &pcie_config_size)) { |
| 107 | printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x " |
| 108 | "size=0x%x\n", pcie_config_base, pcie_config_size); |
Kyösti Mälkki | 1ec5e74 | 2012-07-26 23:51:20 +0300 | [diff] [blame] | 109 | resource = new_resource(dev, index++); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 110 | resource->base = (resource_t) pcie_config_base; |
| 111 | resource->size = (resource_t) pcie_config_size; |
| 112 | resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE | |
| 113 | IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED; |
| 114 | } |
Kyösti Mälkki | 1ec5e74 | 2012-07-26 23:51:20 +0300 | [diff] [blame] | 115 | |
Aaron Durbin | c965076 | 2013-03-22 22:03:09 -0500 | [diff] [blame] | 116 | mmio_resource(dev, index++, legacy_hole_base_k, |
| 117 | (0xc0000 >> 10) - legacy_hole_base_k); |
| 118 | reserved_ram_resource(dev, index++, 0xc0000 >> 10, |
| 119 | (0x100000 - 0xc0000) >> 10); |
Kyösti Mälkki | 1ec5e74 | 2012-07-26 23:51:20 +0300 | [diff] [blame] | 120 | |
| 121 | #if CONFIG_CHROMEOS_RAMOOPS |
Aaron Durbin | c965076 | 2013-03-22 22:03:09 -0500 | [diff] [blame] | 122 | reserved_ram_resource(dev, index++, |
| 123 | CONFIG_CHROMEOS_RAMOOPS_RAM_START >> 10, |
Kyösti Mälkki | 1ec5e74 | 2012-07-26 23:51:20 +0300 | [diff] [blame] | 124 | CONFIG_CHROMEOS_RAMOOPS_RAM_SIZE >> 10); |
| 125 | #endif |
| 126 | |
| 127 | /* Required for SandyBridge sighting 3715511 */ |
| 128 | bad_ram_resource(dev, index++, 0x20000000 >> 10, 0x00200000 >> 10); |
| 129 | bad_ram_resource(dev, index++, 0x40000000 >> 10, 0x00200000 >> 10); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 130 | } |
| 131 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 132 | static void pci_domain_set_resources(device_t dev) |
| 133 | { |
| 134 | uint64_t tom, me_base, touud; |
| 135 | uint32_t tseg_base, uma_size, tolud; |
| 136 | uint16_t ggc; |
| 137 | unsigned long long tomk; |
| 138 | |
| 139 | /* Total Memory 2GB example: |
| 140 | * |
| 141 | * 00000000 0000MB-1992MB 1992MB RAM (writeback) |
| 142 | * 7c800000 1992MB-2000MB 8MB TSEG (SMRR) |
| 143 | * 7d000000 2000MB-2002MB 2MB GFX GTT (uncached) |
| 144 | * 7d200000 2002MB-2034MB 32MB GFX UMA (uncached) |
| 145 | * 7f200000 2034MB TOLUD |
| 146 | * 7f800000 2040MB MEBASE |
| 147 | * 7f800000 2040MB-2048MB 8MB ME UMA (uncached) |
| 148 | * 80000000 2048MB TOM |
| 149 | * 100000000 4096MB-4102MB 6MB RAM (writeback) |
| 150 | * |
| 151 | * Total Memory 4GB example: |
| 152 | * |
| 153 | * 00000000 0000MB-2768MB 2768MB RAM (writeback) |
| 154 | * ad000000 2768MB-2776MB 8MB TSEG (SMRR) |
| 155 | * ad800000 2776MB-2778MB 2MB GFX GTT (uncached) |
| 156 | * ada00000 2778MB-2810MB 32MB GFX UMA (uncached) |
| 157 | * afa00000 2810MB TOLUD |
| 158 | * ff800000 4088MB MEBASE |
| 159 | * ff800000 4088MB-4096MB 8MB ME UMA (uncached) |
| 160 | * 100000000 4096MB TOM |
| 161 | * 100000000 4096MB-5374MB 1278MB RAM (writeback) |
| 162 | * 14fe00000 5368MB TOUUD |
| 163 | */ |
| 164 | |
| 165 | /* Top of Upper Usable DRAM, including remap */ |
| 166 | touud = pci_read_config32(dev, TOUUD+4); |
| 167 | touud <<= 32; |
| 168 | touud |= pci_read_config32(dev, TOUUD); |
| 169 | |
| 170 | /* Top of Lower Usable DRAM */ |
| 171 | tolud = pci_read_config32(dev, TOLUD); |
| 172 | |
| 173 | /* Top of Memory - does not account for any UMA */ |
| 174 | tom = pci_read_config32(dev, 0xa4); |
| 175 | tom <<= 32; |
| 176 | tom |= pci_read_config32(dev, 0xa0); |
| 177 | |
| 178 | printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n", |
| 179 | touud, tolud, tom); |
| 180 | |
| 181 | /* ME UMA needs excluding if total memory <4GB */ |
| 182 | me_base = pci_read_config32(dev, 0x74); |
| 183 | me_base <<= 32; |
| 184 | me_base |= pci_read_config32(dev, 0x70); |
| 185 | |
| 186 | printk(BIOS_DEBUG, "MEBASE 0x%llx\n", me_base); |
| 187 | |
| 188 | tomk = tolud >> 10; |
| 189 | if (me_base == tolud) { |
| 190 | /* ME is from MEBASE-TOM */ |
| 191 | uma_size = (tom - me_base) >> 10; |
| 192 | /* Increment TOLUD to account for ME as RAM */ |
| 193 | tolud += uma_size << 10; |
| 194 | /* UMA starts at old TOLUD */ |
| 195 | uma_memory_base = tomk * 1024ULL; |
| 196 | uma_memory_size = uma_size * 1024ULL; |
| 197 | printk(BIOS_DEBUG, "ME UMA base 0x%llx size %uM\n", |
| 198 | me_base, uma_size >> 10); |
| 199 | } |
| 200 | |
| 201 | /* Graphics memory comes next */ |
| 202 | ggc = pci_read_config16(dev, GGC); |
| 203 | if (!(ggc & 2)) { |
| 204 | printk(BIOS_DEBUG, "IGD decoded, subtracting "); |
| 205 | |
| 206 | /* Graphics memory */ |
| 207 | uma_size = ((ggc >> 3) & 0x1f) * 32 * 1024ULL; |
| 208 | printk(BIOS_DEBUG, "%uM UMA", uma_size >> 10); |
| 209 | tomk -= uma_size; |
| 210 | uma_memory_base = tomk * 1024ULL; |
| 211 | uma_memory_size += uma_size * 1024ULL; |
| 212 | |
| 213 | /* GTT Graphics Stolen Memory Size (GGMS) */ |
| 214 | uma_size = ((ggc >> 8) & 0x3) * 1024ULL; |
| 215 | tomk -= uma_size; |
| 216 | uma_memory_base = tomk * 1024ULL; |
| 217 | uma_memory_size += uma_size * 1024ULL; |
| 218 | printk(BIOS_DEBUG, " and %uM GTT\n", uma_size >> 10); |
| 219 | } |
| 220 | |
| 221 | /* Calculate TSEG size from its base which must be below GTT */ |
| 222 | tseg_base = pci_read_config32(dev, 0xb8); |
| 223 | uma_size = (uma_memory_base - tseg_base) >> 10; |
| 224 | tomk -= uma_size; |
| 225 | uma_memory_base = tomk * 1024ULL; |
| 226 | uma_memory_size += uma_size * 1024ULL; |
| 227 | printk(BIOS_DEBUG, "TSEG base 0x%08x size %uM\n", |
| 228 | tseg_base, uma_size >> 10); |
| 229 | |
| 230 | printk(BIOS_INFO, "Available memory below 4GB: %lluM\n", tomk >> 10); |
| 231 | |
| 232 | /* Report the memory regions */ |
| 233 | ram_resource(dev, 3, 0, legacy_hole_base_k); |
| 234 | ram_resource(dev, 4, legacy_hole_base_k + legacy_hole_size_k, |
| 235 | (tomk - (legacy_hole_base_k + legacy_hole_size_k))); |
| 236 | |
| 237 | /* |
| 238 | * If >= 4GB installed then memory from TOLUD to 4GB |
| 239 | * is remapped above TOM, TOUUD will account for both |
| 240 | */ |
| 241 | touud >>= 10; /* Convert to KB */ |
| 242 | if (touud > 4096 * 1024) { |
| 243 | ram_resource(dev, 5, 4096 * 1024, touud - (4096 * 1024)); |
| 244 | printk(BIOS_INFO, "Available memory above 4GB: %lluM\n", |
| 245 | (touud >> 10) - 4096); |
| 246 | } |
| 247 | |
| 248 | add_fixed_resources(dev, 6); |
| 249 | |
| 250 | assign_resources(dev->link_list); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | /* TODO We could determine how many PCIe busses we need in |
| 254 | * the bar. For now that number is hardcoded to a max of 64. |
| 255 | * See e7525/northbridge.c for an example. |
| 256 | */ |
| 257 | static struct device_operations pci_domain_ops = { |
| 258 | .read_resources = pci_domain_read_resources, |
| 259 | .set_resources = pci_domain_set_resources, |
| 260 | .enable_resources = NULL, |
| 261 | .init = NULL, |
| 262 | .scan_bus = pci_domain_scan_bus, |
Kyösti Mälkki | 872c922 | 2013-07-03 09:44:28 +0300 | [diff] [blame] | 263 | .ops_pci_bus = pci_bus_default_ops, |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 264 | }; |
| 265 | |
| 266 | static void mc_read_resources(device_t dev) |
| 267 | { |
| 268 | struct resource *resource; |
| 269 | |
| 270 | pci_dev_read_resources(dev); |
| 271 | |
| 272 | /* So, this is one of the big mysteries in the coreboot resource |
| 273 | * allocator. This resource should make sure that the address space |
| 274 | * of the PCIe memory mapped config space bar. But it does not. |
| 275 | */ |
| 276 | |
| 277 | /* We use 0xcf as an unused index for our PCIe bar so that we find it again */ |
| 278 | resource = new_resource(dev, 0xcf); |
| 279 | resource->base = DEFAULT_PCIEXBAR; |
| 280 | resource->size = 64 * 1024 * 1024; /* 64MB hard coded PCIe config space */ |
| 281 | resource->flags = |
| 282 | IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED | |
| 283 | IORESOURCE_ASSIGNED; |
| 284 | printk(BIOS_DEBUG, "Adding PCIe enhanced config space BAR 0x%08lx-0x%08lx.\n", |
| 285 | (unsigned long)(resource->base), (unsigned long)(resource->base + resource->size)); |
| 286 | } |
| 287 | |
| 288 | static void mc_set_resources(device_t dev) |
| 289 | { |
| 290 | struct resource *resource; |
| 291 | |
| 292 | /* Report the PCIe BAR */ |
| 293 | resource = find_resource(dev, 0xcf); |
| 294 | if (resource) { |
| 295 | report_resource_stored(dev, resource, "<mmconfig>"); |
| 296 | } |
| 297 | |
| 298 | /* And call the normal set_resources */ |
| 299 | pci_dev_set_resources(dev); |
| 300 | } |
| 301 | |
| 302 | static void intel_set_subsystem(device_t dev, unsigned vendor, unsigned device) |
| 303 | { |
| 304 | if (!vendor || !device) { |
| 305 | pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID, |
| 306 | pci_read_config32(dev, PCI_VENDOR_ID)); |
| 307 | } else { |
| 308 | pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID, |
| 309 | ((device & 0xffff) << 16) | (vendor & 0xffff)); |
| 310 | } |
| 311 | } |
| 312 | |
| 313 | static void northbridge_dmi_init(struct device *dev) |
| 314 | { |
| 315 | u32 reg32; |
| 316 | |
| 317 | /* Clear error status bits */ |
| 318 | DMIBAR32(0x1c4) = 0xffffffff; |
| 319 | DMIBAR32(0x1d0) = 0xffffffff; |
| 320 | |
| 321 | /* Steps prior to DMI ASPM */ |
Vincent Palatin | 0ff99b7 | 2012-03-28 16:10:29 -0700 | [diff] [blame] | 322 | if ((bridge_silicon_revision() & BASE_REV_MASK) == BASE_REV_SNB) { |
| 323 | reg32 = DMIBAR32(0x250); |
| 324 | reg32 &= ~((1 << 22)|(1 << 20)); |
| 325 | reg32 |= (1 << 21); |
| 326 | DMIBAR32(0x250) = reg32; |
| 327 | } |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 328 | |
| 329 | reg32 = DMIBAR32(0x238); |
| 330 | reg32 |= (1 << 29); |
| 331 | DMIBAR32(0x238) = reg32; |
| 332 | |
| 333 | if (bridge_silicon_revision() >= SNB_STEP_D0) { |
| 334 | reg32 = DMIBAR32(0x1f8); |
| 335 | reg32 |= (1 << 16); |
| 336 | DMIBAR32(0x1f8) = reg32; |
| 337 | } else if (bridge_silicon_revision() >= SNB_STEP_D1) { |
| 338 | reg32 = DMIBAR32(0x1f8); |
| 339 | reg32 &= ~(1 << 26); |
| 340 | reg32 |= (1 << 16); |
| 341 | DMIBAR32(0x1f8) = reg32; |
| 342 | |
| 343 | reg32 = DMIBAR32(0x1fc); |
| 344 | reg32 |= (1 << 12) | (1 << 23); |
| 345 | DMIBAR32(0x1fc) = reg32; |
| 346 | } |
| 347 | |
| 348 | /* Enable ASPM on SNB link, should happen before PCH link */ |
Vincent Palatin | 0ff99b7 | 2012-03-28 16:10:29 -0700 | [diff] [blame] | 349 | if ((bridge_silicon_revision() & BASE_REV_MASK) == BASE_REV_SNB) { |
| 350 | reg32 = DMIBAR32(0xd04); |
| 351 | reg32 |= (1 << 4); |
| 352 | DMIBAR32(0xd04) = reg32; |
| 353 | } |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 354 | |
| 355 | reg32 = DMIBAR32(0x88); |
| 356 | reg32 |= (1 << 1) | (1 << 0); |
| 357 | DMIBAR32(0x88) = reg32; |
| 358 | } |
| 359 | |
Patrick Rudolph | 3660c0f | 2015-07-28 08:01:02 +0200 | [diff] [blame] | 360 | /* Disable unused PEG devices based on devicetree */ |
| 361 | static void disable_peg(void) |
| 362 | { |
| 363 | struct device *dev; |
| 364 | u32 reg; |
| 365 | |
| 366 | dev = dev_find_slot(0, PCI_DEVFN(0, 0)); |
| 367 | reg = pci_read_config32(dev, DEVEN); |
| 368 | |
| 369 | dev = dev_find_slot(0, PCI_DEVFN(1, 2)); |
| 370 | if (!dev || !dev->enabled) { |
| 371 | printk(BIOS_DEBUG, "Disabling PEG12.\n"); |
| 372 | reg &= ~DEVEN_PEG12; |
| 373 | } |
| 374 | dev = dev_find_slot(0, PCI_DEVFN(1, 1)); |
| 375 | if (!dev || !dev->enabled) { |
| 376 | printk(BIOS_DEBUG, "Disabling PEG11.\n"); |
| 377 | reg &= ~DEVEN_PEG11; |
| 378 | } |
| 379 | dev = dev_find_slot(0, PCI_DEVFN(1, 0)); |
| 380 | if (!dev || !dev->enabled) { |
| 381 | printk(BIOS_DEBUG, "Disabling PEG10.\n"); |
| 382 | reg &= ~DEVEN_PEG10; |
| 383 | } |
| 384 | dev = dev_find_slot(0, PCI_DEVFN(2, 0)); |
| 385 | if (!dev || !dev->enabled) { |
| 386 | printk(BIOS_DEBUG, "Disabling IGD.\n"); |
| 387 | reg &= ~DEVEN_IGD; |
| 388 | } |
| 389 | dev = dev_find_slot(0, PCI_DEVFN(6, 0)); |
| 390 | if (!dev || !dev->enabled) { |
| 391 | printk(BIOS_DEBUG, "Disabling PEG60.\n"); |
| 392 | reg &= ~DEVEN_PEG60; |
| 393 | } |
| 394 | |
| 395 | dev = dev_find_slot(0, PCI_DEVFN(0, 0)); |
| 396 | pci_write_config32(dev, DEVEN, reg); |
| 397 | if (!(reg & (DEVEN_PEG60 | DEVEN_PEG10 | DEVEN_PEG11 | DEVEN_PEG12))) { |
| 398 | /* Set the PEG clock gating bit. |
| 399 | * Disables the IO clock on all PEG devices. */ |
| 400 | MCHBAR32(0x7010) = MCHBAR32(0x7010) | 0x01; |
| 401 | printk(BIOS_DEBUG, "Disabling PEG IO clock.\n"); |
| 402 | } |
| 403 | } |
| 404 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 405 | static void northbridge_init(struct device *dev) |
| 406 | { |
| 407 | u8 bios_reset_cpl; |
Duncan Laurie | fe7b5d2 | 2012-06-23 20:14:07 -0700 | [diff] [blame] | 408 | u32 bridge_type; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 409 | |
| 410 | northbridge_dmi_init(dev); |
| 411 | |
Duncan Laurie | fe7b5d2 | 2012-06-23 20:14:07 -0700 | [diff] [blame] | 412 | bridge_type = MCHBAR32(0x5f10); |
| 413 | bridge_type &= ~0xff; |
| 414 | |
| 415 | if ((bridge_silicon_revision() & BASE_REV_MASK) == BASE_REV_IVB) { |
| 416 | /* Enable Power Aware Interrupt Routing */ |
| 417 | u8 pair = MCHBAR8(0x5418); |
| 418 | pair &= ~0xf; /* Clear 3:0 */ |
| 419 | pair |= 0x4; /* Fixed Priority */ |
| 420 | MCHBAR8(0x5418) = pair; |
| 421 | |
| 422 | /* 30h for IvyBridge */ |
| 423 | bridge_type |= 0x30; |
| 424 | } else { |
| 425 | /* 20h for Sandybridge */ |
| 426 | bridge_type |= 0x20; |
| 427 | } |
| 428 | MCHBAR32(0x5f10) = bridge_type; |
| 429 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 430 | /* |
| 431 | * Set bit 0 of BIOS_RESET_CPL to indicate to the CPU |
| 432 | * that BIOS has initialized memory and power management |
| 433 | */ |
| 434 | bios_reset_cpl = MCHBAR8(BIOS_RESET_CPL); |
| 435 | bios_reset_cpl |= 1; |
| 436 | MCHBAR8(BIOS_RESET_CPL) = bios_reset_cpl; |
| 437 | printk(BIOS_DEBUG, "Set BIOS_RESET_CPL\n"); |
| 438 | |
| 439 | /* Configure turbo power limits 1ms after reset complete bit */ |
| 440 | mdelay(1); |
| 441 | set_power_limits(28); |
| 442 | |
Duncan Laurie | 77dbbac | 2012-06-25 09:51:59 -0700 | [diff] [blame] | 443 | /* |
| 444 | * CPUs with configurable TDP also need power limits set |
| 445 | * in MCHBAR. Use same values from MSR_PKG_POWER_LIMIT. |
| 446 | */ |
| 447 | if (cpu_config_tdp_levels()) { |
| 448 | msr_t msr = rdmsr(MSR_PKG_POWER_LIMIT); |
| 449 | MCHBAR32(0x59A0) = msr.lo; |
| 450 | MCHBAR32(0x59A4) = msr.hi; |
| 451 | } |
| 452 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 453 | /* Set here before graphics PM init */ |
| 454 | MCHBAR32(0x5500) = 0x00100001; |
Patrick Rudolph | 3660c0f | 2015-07-28 08:01:02 +0200 | [diff] [blame] | 455 | |
| 456 | /* Turn off unused devices */ |
| 457 | disable_peg(); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 458 | } |
| 459 | |
| 460 | static void northbridge_enable(device_t dev) |
| 461 | { |
| 462 | #if CONFIG_HAVE_ACPI_RESUME |
| 463 | switch (pci_read_config32(dev, SKPAD)) { |
| 464 | case 0xcafebabe: |
| 465 | printk(BIOS_DEBUG, "Normal boot.\n"); |
| 466 | acpi_slp_type=0; |
| 467 | break; |
| 468 | case 0xcafed00d: |
| 469 | printk(BIOS_DEBUG, "S3 Resume.\n"); |
| 470 | acpi_slp_type=3; |
| 471 | break; |
| 472 | default: |
| 473 | printk(BIOS_DEBUG, "Unknown boot method, assuming normal.\n"); |
| 474 | acpi_slp_type=0; |
| 475 | break; |
| 476 | } |
| 477 | #endif |
| 478 | } |
| 479 | |
Vladimir Serbinenko | c16e9dfa | 2015-05-29 16:18:01 +0200 | [diff] [blame] | 480 | static u32 northbridge_get_base_reg(device_t dev, int reg) |
| 481 | { |
| 482 | u32 value; |
| 483 | |
| 484 | value = pci_read_config32(dev, reg); |
| 485 | /* Base registers are at 1MiB granularity. */ |
| 486 | value &= ~((1 << 20) - 1); |
| 487 | return value; |
| 488 | } |
| 489 | |
| 490 | void |
| 491 | northbridge_get_tseg_base_and_size(u32 *tsegmb, u32 *tseg_size) |
| 492 | { |
| 493 | device_t dev; |
| 494 | u32 bgsm; |
| 495 | dev = dev_find_slot(0, PCI_DEVFN(0, 0)); |
| 496 | |
| 497 | *tsegmb = northbridge_get_base_reg(dev, TSEG); |
| 498 | bgsm = northbridge_get_base_reg(dev, BGSM); |
| 499 | *tseg_size = bgsm - *tsegmb; |
| 500 | } |
| 501 | |
| 502 | void northbridge_write_smram(u8 smram) |
| 503 | { |
| 504 | pci_write_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), SMRAM, smram); |
| 505 | } |
| 506 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 507 | static struct pci_operations intel_pci_ops = { |
| 508 | .set_subsystem = intel_set_subsystem, |
| 509 | }; |
| 510 | |
| 511 | static struct device_operations mc_ops = { |
| 512 | .read_resources = mc_read_resources, |
| 513 | .set_resources = mc_set_resources, |
| 514 | .enable_resources = pci_dev_enable_resources, |
| 515 | .init = northbridge_init, |
| 516 | .enable = northbridge_enable, |
| 517 | .scan_bus = 0, |
| 518 | .ops_pci = &intel_pci_ops, |
Vladimir Serbinenko | 0a66991 | 2014-10-05 14:34:17 +0200 | [diff] [blame] | 519 | .acpi_fill_ssdt_generator = generate_cpu_entries, |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 520 | }; |
| 521 | |
Walter Murphy | 496f4a0 | 2012-04-23 11:08:03 -0700 | [diff] [blame] | 522 | static const struct pci_driver mc_driver_0100 __pci_driver = { |
| 523 | .ops = &mc_ops, |
| 524 | .vendor = PCI_VENDOR_ID_INTEL, |
| 525 | .device = 0x0100, |
| 526 | }; |
| 527 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 528 | static const struct pci_driver mc_driver __pci_driver = { |
| 529 | .ops = &mc_ops, |
| 530 | .vendor = PCI_VENDOR_ID_INTEL, |
| 531 | .device = 0x0104, /* Sandy bridge */ |
| 532 | }; |
| 533 | |
Damien Zammit | 3517038 | 2014-10-29 00:11:53 +1100 | [diff] [blame] | 534 | static const struct pci_driver mc_driver_150 __pci_driver = { |
| 535 | .ops = &mc_ops, |
| 536 | .vendor = PCI_VENDOR_ID_INTEL, |
| 537 | .device = 0x0150, /* Ivy bridge */ |
| 538 | }; |
| 539 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 540 | static const struct pci_driver mc_driver_1 __pci_driver = { |
| 541 | .ops = &mc_ops, |
| 542 | .vendor = PCI_VENDOR_ID_INTEL, |
| 543 | .device = 0x0154, /* Ivy bridge */ |
| 544 | }; |
| 545 | |
| 546 | static void cpu_bus_init(device_t dev) |
| 547 | { |
| 548 | initialize_cpus(dev->link_list); |
| 549 | } |
| 550 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 551 | static struct device_operations cpu_bus_ops = { |
Edward O'Callaghan | 9f74462 | 2014-10-31 08:12:34 +1100 | [diff] [blame] | 552 | .read_resources = DEVICE_NOOP, |
| 553 | .set_resources = DEVICE_NOOP, |
| 554 | .enable_resources = DEVICE_NOOP, |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 555 | .init = cpu_bus_init, |
| 556 | .scan_bus = 0, |
| 557 | }; |
| 558 | |
| 559 | static void enable_dev(device_t dev) |
| 560 | { |
| 561 | /* Set the operations if it is a special bus type */ |
Stefan Reinauer | 4aff445 | 2013-02-12 14:17:15 -0800 | [diff] [blame] | 562 | if (dev->path.type == DEVICE_PATH_DOMAIN) { |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 563 | dev->ops = &pci_domain_ops; |
Stefan Reinauer | 0aa37c4 | 2013-02-12 15:20:54 -0800 | [diff] [blame] | 564 | } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) { |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 565 | dev->ops = &cpu_bus_ops; |
| 566 | } |
| 567 | } |
| 568 | |
| 569 | struct chip_operations northbridge_intel_sandybridge_ops = { |
Damien Zammit | 3517038 | 2014-10-29 00:11:53 +1100 | [diff] [blame] | 570 | CHIP_NAME("Intel SandyBridge/IvyBridge integrated Northbridge") |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 571 | .enable_dev = enable_dev, |
| 572 | }; |