blob: 21a0d056e1816288b384820766d42f638da2d919 [file] [log] [blame]
Stefan Reinauerc270e892009-10-13 16:47:57 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <console/console.h>
21#include <arch/smp/mpspec.h>
22#include <device/pci.h>
23#include <arch/io.h>
24#include <string.h>
25#include <stdint.h>
Stefan Reinauerc270e892009-10-13 16:47:57 +000026#include <cpu/amd/amdk8_sysconf.h>
27
Stefan Reinauerc270e892009-10-13 16:47:57 +000028extern u8 bus_rs690[8];
29extern u8 bus_sb600[2];
30
31extern u32 apicid_sb600;
32
Stefan Reinauerc270e892009-10-13 16:47:57 +000033extern u32 sbdn_rs690;
34extern u32 sbdn_sb600;
35
Myles Watson08e0fb82010-03-22 16:33:25 +000036static void *smp_write_config_table(void *v)
Stefan Reinauerc270e892009-10-13 16:47:57 +000037{
Stefan Reinauerc270e892009-10-13 16:47:57 +000038 struct mp_config_table *mc;
Patrick Georgi8cda9692010-11-21 14:40:09 +000039 int bus_isa;
Stefan Reinauerc270e892009-10-13 16:47:57 +000040
41 mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
Stefan Reinauerc270e892009-10-13 16:47:57 +000042
Uwe Hermannc36d5062010-12-16 19:51:38 +000043 mptable_init(mc, LAPIC_ADDR);
Stefan Reinauerc270e892009-10-13 16:47:57 +000044
45 smp_write_processors(mc);
46
47 get_bus_conf();
48
Patrick Georgi8cda9692010-11-21 14:40:09 +000049 mptable_write_buses(mc, NULL, &bus_isa);
Stefan Reinauerc270e892009-10-13 16:47:57 +000050
51 /* I/O APICs: APIC ID Version State Address */
52 {
53 device_t dev;
54 u32 dword;
55 u8 byte;
56
57 dev =
58 dev_find_slot(bus_sb600[0],
59 PCI_DEVFN(sbdn_sb600 + 0x14, 0));
60 if (dev) {
61 dword = pci_read_config32(dev, 0x74) & 0xfffffff0;
62 smp_write_ioapic(mc, apicid_sb600, 0x11, dword);
63
64 /* Initialize interrupt mapping */
65 /* aza */
66 byte = pci_read_config8(dev, 0x63);
67 byte &= 0xf8;
68 byte |= 0; /* 0: INTA, ...., 7: INTH */
69 pci_write_config8(dev, 0x63, byte);
70
71 /* SATA */
72 dword = pci_read_config32(dev, 0xac);
73 dword &= ~(7 << 26);
74 dword |= 6 << 26; /* 0: INTA, ...., 7: INTH */
75 /* dword |= 1<<22; PIC and APIC co exists */
76 pci_write_config32(dev, 0xac, dword);
77
78 /*
79 * 00:12.0: PROG SATA : INT F
80 * 00:13.0: INTA USB_0
81 * 00:13.1: INTB USB_1
82 * 00:13.2: INTC USB_2
83 * 00:13.3: INTD USB_3
84 * 00:13.4: INTC USB_4
85 * 00:13.5: INTD USB2
86 * 00:14.1: INTA IDE
87 * 00:14.2: Prog HDA : INT E
88 * 00:14.5: INTB ACI
89 * 00:14.6: INTB MCI
90 */
91 }
92 }
93
Stefan Reinauerc270e892009-10-13 16:47:57 +000094#define IO_LOCAL_INT(type, intr, apicid, pin) \
Tobias Diedrichb907d322010-10-26 22:40:16 +000095 smp_write_lintsrc(mc, (type), MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH, bus_isa, (intr), (apicid), (pin));
Stefan Reinauerc270e892009-10-13 16:47:57 +000096
Patrick Georgic5b87c82010-05-20 15:28:19 +000097 mptable_add_isa_interrupts(mc, bus_isa, apicid_sb600, 0);
Stefan Reinauerc270e892009-10-13 16:47:57 +000098
99 /* PCI interrupts are level triggered, and are
100 * associated with a specific bus/device/function tuple.
101 */
Myles Watsonb8e20272009-10-15 13:35:47 +0000102#if CONFIG_GENERATE_ACPI_TABLES == 0
Stefan Reinauerc270e892009-10-13 16:47:57 +0000103#define PCI_INT(bus, dev, fn, pin) \
104 smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, (bus), (((dev)<<2)|(fn)), apicid_sb600, (pin))
105#else
106#define PCI_INT(bus, dev, fn, pin)
107#endif
108
109 /* usb */
110 PCI_INT(0x0, 0x13, 0x0, 0x10);
111 PCI_INT(0x0, 0x13, 0x1, 0x11);
112 PCI_INT(0x0, 0x13, 0x2, 0x12);
113 PCI_INT(0x0, 0x13, 0x3, 0x13);
114
115 /* sata */
116 PCI_INT(0x0, 0x12, 0x0, 0x16);
117
118 /* HD Audio: b0:d20:f1:reg63 should be 0. */
119 PCI_INT(0x0, 0x14, 0x0, 0x10);
120
121 /* on board NIC & Slot PCIE. */
122 PCI_INT(bus_rs690[1], 0x5, 0x0, 0x12);
123 PCI_INT(bus_rs690[1], 0x5, 0x1, 0x13);
124 PCI_INT(bus_rs690[2], 0x0, 0x0, 0x12);
125 PCI_INT(bus_rs690[3], 0x0, 0x0, 0x13);
126 PCI_INT(bus_rs690[4], 0x0, 0x0, 0x10);
127 PCI_INT(bus_rs690[5], 0x0, 0x0, 0x11);
128 PCI_INT(bus_rs690[6], 0x0, 0x0, 0x12);
129 PCI_INT(bus_rs690[7], 0x0, 0x0, 0x13);
130
131 /* PCI slots */
132 /* PCI_SLOT 0. */
133 PCI_INT(bus_sb600[1], 0x5, 0x0, 0x14);
134 PCI_INT(bus_sb600[1], 0x5, 0x1, 0x15);
135 PCI_INT(bus_sb600[1], 0x5, 0x2, 0x16);
136 PCI_INT(bus_sb600[1], 0x5, 0x3, 0x17);
137
138 /* PCI_SLOT 1. */
139 PCI_INT(bus_sb600[1], 0x6, 0x0, 0x15);
140 PCI_INT(bus_sb600[1], 0x6, 0x1, 0x16);
141 PCI_INT(bus_sb600[1], 0x6, 0x2, 0x17);
142 PCI_INT(bus_sb600[1], 0x6, 0x3, 0x14);
143
144 /* PCI_SLOT 2. */
145 PCI_INT(bus_sb600[1], 0x7, 0x0, 0x16);
146 PCI_INT(bus_sb600[1], 0x7, 0x1, 0x17);
147 PCI_INT(bus_sb600[1], 0x7, 0x2, 0x14);
148 PCI_INT(bus_sb600[1], 0x7, 0x3, 0x15);
149
150 /*Local Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
151 IO_LOCAL_INT(mp_ExtINT, 0x0, MP_APIC_ALL, 0x0);
152 IO_LOCAL_INT(mp_NMI, 0x0, MP_APIC_ALL, 0x1);
153 /* There is no extension information... */
154
155 /* Compute the checksums */
Patrick Georgib0a9c5c2011-10-07 23:01:55 +0200156 return mptable_finalize(mc);
Stefan Reinauerc270e892009-10-13 16:47:57 +0000157}
158
159unsigned long write_smp_table(unsigned long addr)
160{
161 void *v;
Patrick Georgic75c79b2011-10-07 22:41:07 +0200162 v = smp_write_floating_table(addr, 0);
Stefan Reinauerc270e892009-10-13 16:47:57 +0000163 return (unsigned long)smp_write_config_table(v);
164}