blob: 6855835eca8403230dee63d97d046625122e5a6d [file] [log] [blame]
Patrick Georgi2efc8802012-11-06 11:03:53 +01001/*
2 * This file is part of the coreboot project.
3 *
Patrick Georgi2efc8802012-11-06 11:03:53 +01004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; version 2 of
8 * the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Patrick Georgi2efc8802012-11-06 11:03:53 +010014 */
15
Kyösti Mälkkief844012013-06-25 23:17:43 +030016// Use simple device model for this file even in ramstage
17#define __SIMPLE_DEVICE__
18
Patrick Georgi2efc8802012-11-06 11:03:53 +010019#include <stdint.h>
Kyösti Mälkkia963acd2019-08-16 20:34:25 +030020#include <arch/romstage.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010022#include <device/pci_def.h>
23#include <console/console.h>
Kyösti Mälkki823020d2016-07-22 22:53:19 +030024#include <cpu/x86/mtrr.h>
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030025#include <cpu/x86/smm.h>
Kyösti Mälkkidcb688e2013-09-04 01:11:16 +030026#include <cbmem.h>
Kyösti Mälkki823020d2016-07-22 22:53:19 +030027#include <program_loading.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030028#include <cpu/intel/smm_reloc.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010029#include "gm45.h"
30
Arthur Heymanseeaf9e42016-11-12 20:13:07 +010031/*
32 * Decodes used Graphics Mode Select (GMS) to kilobytes.
33 * The options for 1M, 4M, 8M and 16M preallocated igd memory are
34 * undocumented but are verified to work.
35 */
Patrick Georgi2efc8802012-11-06 11:03:53 +010036u32 decode_igd_memory_size(const u32 gms)
37{
Arthur Heymanseeaf9e42016-11-12 20:13:07 +010038 static const u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256,
39 96, 160, 224, 352 };
40
Jacob Garberf74f6cb2019-04-08 17:54:35 -060041 if (gms >= ARRAY_SIZE(ggc2uma))
Patrick Georgi2efc8802012-11-06 11:03:53 +010042 die("Bad Graphics Mode Select (GMS) setting.\n");
Arthur Heymanseeaf9e42016-11-12 20:13:07 +010043
44 return ggc2uma[gms] << 10;
Patrick Georgi2efc8802012-11-06 11:03:53 +010045}
46
47/** Decodes used Graphics Stolen Memory (GSM) to kilobytes. */
48u32 decode_igd_gtt_size(const u32 gsm)
49{
50 switch (gsm) {
51 case 0:
52 return 0 << 10;
53 case 1:
54 return 1 << 10;
55 case 3:
56 case 9:
57 return 2 << 10;
58 case 10:
59 return 3 << 10;
60 case 11:
61 return 4 << 10;
62 default:
63 die("Bad Graphics Stolen Memory (GSM) setting.\n");
64 return 0;
65 }
66}
67
Arthur Heymans8b766052018-01-24 23:25:13 +010068/* Decodes TSEG region size to kilobytes. */
69u32 decode_tseg_size(u8 esmramc)
70{
71 if (!(esmramc & 1))
72 return 0;
73 switch ((esmramc >> 1) & 3) {
74 case 0:
75 return 1 << 10;
76 case 1:
77 return 2 << 10;
78 case 2:
79 return 8 << 10;
80 case 3:
81 default:
82 die("Bad TSEG setting.\n");
83 }
84}
85
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030086static uintptr_t northbridge_get_tseg_base(void)
Patrick Georgi2efc8802012-11-06 11:03:53 +010087{
Kyösti Mälkki3f9a62e2013-06-20 20:25:21 +030088 const pci_devfn_t dev = PCI_DEV(0, 0, 0);
Patrick Georgi2efc8802012-11-06 11:03:53 +010089
90 u32 tor;
91
92 /* Top of Lower Usable DRAM */
93 tor = (pci_read_config16(dev, D0F0_TOLUD) & 0xfff0) << 16;
94
95 /* Graphics memory comes next */
96 const u32 ggc = pci_read_config16(dev, D0F0_GGC);
Arthur Heymans8b766052018-01-24 23:25:13 +010097 const u8 esmramc = pci_read_config8(dev, D0F0_ESMRAMC);
Patrick Georgi2efc8802012-11-06 11:03:53 +010098 if (!(ggc & 2)) {
99 /* Graphics memory */
100 tor -= decode_igd_memory_size((ggc >> 4) & 0xf) << 10;
101 /* GTT Graphics Stolen Memory Size (GGMS) */
102 tor -= decode_igd_gtt_size((ggc >> 8) & 0xf) << 10;
103 }
Arthur Heymans8b766052018-01-24 23:25:13 +0100104 /* TSEG size */
105 tor -= decode_tseg_size(esmramc) << 10;
Patrick Georgi2efc8802012-11-06 11:03:53 +0100106 return tor;
107}
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +0200108
Kyösti Mälkkid53fd702019-08-14 06:25:55 +0300109static size_t northbridge_get_tseg_size(void)
Arthur Heymans009518e2018-11-27 14:06:21 +0100110{
111 const u8 esmramc = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
112 return decode_tseg_size(esmramc) << 10;
113}
114
Kyösti Mälkki811932a2016-07-22 22:53:19 +0300115/* Depending of UMA and TSEG configuration, TSEG might start at any
Elyes HAOUAS64f6b712018-08-07 12:16:56 +0200116 * 1 MiB alignment. As this may cause very greedy MTRR setup, push
Kyösti Mälkki811932a2016-07-22 22:53:19 +0300117 * CBMEM top downwards to 4 MiB boundary.
118 */
Arthur Heymans340e4b82019-10-23 17:25:58 +0200119void *cbmem_top_chipset(void)
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +0200120{
Arthur Heymans009518e2018-11-27 14:06:21 +0100121 uintptr_t top_of_ram = ALIGN_DOWN(northbridge_get_tseg_base(), 4*MiB);
Kyösti Mälkki811932a2016-07-22 22:53:19 +0300122 return (void *) top_of_ram;
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +0200123}
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +0300124
Kyösti Mälkkid53fd702019-08-14 06:25:55 +0300125void smm_region(uintptr_t *start, size_t *size)
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +0300126{
Kyösti Mälkkid53fd702019-08-14 06:25:55 +0300127 *start = northbridge_get_tseg_base();
128 *size = northbridge_get_tseg_size();
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +0300129}
130
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +0300131void fill_postcar_frame(struct postcar_frame *pcf)
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +0300132{
Kyösti Mälkki823020d2016-07-22 22:53:19 +0300133 uintptr_t top_of_ram;
134
Elyes HAOUASef906092020-02-20 19:41:17 +0100135 /* Cache 8 MiB region below the top of RAM and 2 MiB above top of
136 * RAM to cover both cbmem as the TSEG region.
Kyösti Mälkki823020d2016-07-22 22:53:19 +0300137 */
138 top_of_ram = (uintptr_t)cbmem_top();
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +0300139 postcar_frame_add_mtrr(pcf, top_of_ram - 8*MiB, 8*MiB,
Arthur Heymans009518e2018-11-27 14:06:21 +0100140 MTRR_TYPE_WRBACK);
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +0300141 postcar_frame_add_mtrr(pcf, northbridge_get_tseg_base(),
Arthur Heymans009518e2018-11-27 14:06:21 +0100142 northbridge_get_tseg_size(), MTRR_TYPE_WRBACK);
Kyösti Mälkki823020d2016-07-22 22:53:19 +0300143
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +0300144}