blob: ab1437bec72d69486dcfd13eff33a912b1ddd91f [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Patrick Georgiac959032020-05-05 22:49:26 +02002/* SPDX-License-Identifier: GPL-2.0-or-later */
Jonathan Zhang8f895492020-01-16 11:16:45 -08003
4#include <assert.h>
5#include <commonlib/sort.h>
6#include <console/console.h>
7#include <cpu/cpu.h>
8#include <cpu/x86/msr.h>
9#include <delay.h>
10#include <device/pci.h>
11#include <hob_iiouds.h>
12#include <intelblocks/cpulib.h>
13#include <intelblocks/pcr.h>
14#include <soc/iomap.h>
15#include <soc/cpu.h>
16#include <soc/msr.h>
17#include <soc/pci_devs.h>
18#include <soc/pcr_ids.h>
19#include <soc/soc_util.h>
20#include <stdlib.h>
Andrey Petrov662da6c2020-03-16 22:46:57 -070021#include <soc/util.h>
Jonathan Zhang8f895492020-01-16 11:16:45 -080022#include <timer.h>
23
24/*
25 * Get TOLM CSR B0:D5:F0:Offset_d0h
26 */
27uintptr_t get_tolm(uint32_t bus)
28{
29 uint32_t w = pci_io_read_config32(PCI_DEV(bus, VTD_DEV, VTD_FUNC),
30 VTD_TOLM_CSR);
31 uintptr_t addr = w & 0xfc000000;
32 printk(BIOS_DEBUG, "VTD_TOLM_CSR 0x%x, addr: 0x%lx\n", w, addr);
33 return addr;
34}
35
36void get_tseg_base_lim(uint32_t bus, uint32_t *base, uint32_t *limit)
37{
38 uint32_t w1 = pci_io_read_config32(PCI_DEV(bus, VTD_DEV, VTD_FUNC),
39 VTD_TSEG_BASE_CSR);
40 uint32_t wh = pci_io_read_config32(PCI_DEV(bus, VTD_DEV, VTD_FUNC),
41 VTD_TSEG_LIMIT_CSR);
42 *base = w1 & 0xfff00000;
43 *limit = wh & 0xfff00000;
44}
45
46/*
47 * Get MMCFG CSR B1:D29:F1:Offset_C0h
48 */
49uintptr_t get_cha_mmcfg_base(uint32_t bus)
50{
51 uint32_t wl = pci_io_read_config32(PCI_DEV(bus, CHA_UTIL_ALL_DEV,
52 CHA_UTIL_ALL_FUNC), CHA_UTIL_ALL_MMCFG_CSR);
53 uint32_t wh = pci_io_read_config32(PCI_DEV(bus, CHA_UTIL_ALL_DEV,
54 CHA_UTIL_ALL_FUNC), CHA_UTIL_ALL_MMCFG_CSR + 4);
55 uintptr_t addr = ((((wh & 0x3fff) << 6) | ((wl >> 26) & 0x3f)) << 26);
56 printk(BIOS_DEBUG, "CHA_UTIL_ALL_MMCFG_CSR wl: 0x%x, wh: 0x%x, addr: 0x%lx\n",
57 wl, wh, addr);
58 return addr;
59}
60
Jonathan Zhang8f895492020-01-16 11:16:45 -080061uint32_t top_of_32bit_ram(void)
62{
63 uintptr_t mmcfg, tolm;
64 uint32_t bus0 = 0, bus1 = 0;
65 uint32_t base = 0, limit = 0;
66
67 get_cpubusnos(&bus0, &bus1, NULL, NULL);
68
69 mmcfg = get_cha_mmcfg_base(bus1);
70 tolm = get_tolm(bus0);
71 printk(BIOS_DEBUG, "bus0: 0x%x, bus1: 0x%x, mmcfg: 0x%lx, tolm: 0x%lx\n",
72 bus0, bus1, mmcfg, tolm);
73 get_tseg_base_lim(bus0, &base, &limit);
74 printk(BIOS_DEBUG, "tseg base: 0x%x, limit: 0x%x\n", base, limit);
75
76 /* We will use TSEG base as the top of DRAM */
77 return base;
78}
79
80/*
81 * +-------------------------+ TOLM
82 * | System Management Mode |
83 * | code and data |
84 * | (TSEG) |
85 * +-------------------------+ SMM base (aligned)
86 * | |
87 * | Chipset Reserved Memory |
88 * | |
89 * +-------------------------+ top_of_ram (aligned)
90 * | |
91 * | CBMEM Root |
92 * | |
93 * +-------------------------+
94 * | |
95 * | FSP Reserved Memory |
96 * | |
97 * +-------------------------+
98 * | |
99 * | Various CBMEM Entries |
100 * | |
101 * +-------------------------+ top_of_stack (8 byte aligned)
102 * | |
103 * | stack (CBMEM Entry) |
104 * | |
105 * +-------------------------+
106 */
107
108uint32_t pci_read_mmio_reg(int bus, uint32_t dev, uint32_t func, int offset)
109{
110 return pci_mmio_read_config32(PCI_DEV(bus, dev, func), offset);
111}
112
113uint32_t get_socket_stack_busno(uint32_t socket, uint32_t stack)
114{
115 size_t hob_size;
116 const IIO_UDS *hob;
117 const uint8_t fsp_hob_iio_universal_data_guid[16] = FSP_HOB_IIO_UNIVERSAL_DATA_GUID;
118
119 assert(socket < MAX_SOCKET && stack < MAX_IIO_STACK);
120
121 hob = fsp_find_extension_hob_by_guid(fsp_hob_iio_universal_data_guid, &hob_size);
122 assert(hob != NULL && hob_size != 0);
123
124 return hob->PlatformData.CpuQpiInfo[socket].StackBus[stack];
125}
126
Jonathan Zhang8f895492020-01-16 11:16:45 -0800127/* return 1 if command timed out else 0 */
128static uint32_t wait_for_bios_cmd_cpl(pci_devfn_t dev, uint32_t reg, uint32_t mask,
129 uint32_t target)
130{
131 uint32_t max_delay = 5000; /* 5 seconds max */
132 uint32_t step_delay = 50; /* 50 us */
133 struct stopwatch sw;
134
135 stopwatch_init_msecs_expire(&sw, max_delay);
136 while ((pci_mmio_read_config32(dev, reg) & mask) != target) {
137 udelay(step_delay);
138 if (stopwatch_expired(&sw)) {
139 printk(BIOS_ERR, "%s timed out for dev: 0x%x, reg: 0x%x, "
140 "mask: 0x%x, target: 0x%x\n", __func__, dev, reg, mask, target);
141 return 1; /* timedout */
142 }
143 }
144 return 0; /* successful */
145}
146
147/* return 1 if command timed out else 0 */
148static int set_bios_reset_cpl_for_package(uint32_t socket, uint32_t rst_cpl_mask,
149 uint32_t pcode_init_mask, uint32_t val)
150{
151 uint32_t bus = get_socket_stack_busno(socket, PCU_IIO_STACK);
152 pci_devfn_t dev = PCI_DEV(bus, PCU_DEV, PCU_CR1_FUN);
153
154 uint32_t reg = pci_mmio_read_config32(dev, PCU_CR1_BIOS_RESET_CPL_REG);
155 reg &= (uint32_t) ~rst_cpl_mask;
156 reg |= rst_cpl_mask;
157 reg |= val;
158
159 /* update BIOS RESET completion bit */
160 pci_mmio_write_config32(dev, PCU_CR1_BIOS_RESET_CPL_REG, reg);
161
162 /* wait for PCU ack */
163 return wait_for_bios_cmd_cpl(dev, PCU_CR1_BIOS_RESET_CPL_REG, pcode_init_mask,
164 pcode_init_mask);
165}
166
167/* return 1 if command timed out else 0 */
168static uint32_t write_bios_mailbox_cmd(pci_devfn_t dev, uint32_t command, uint32_t data)
169{
170 /* verify bios is not in busy state */
171 if (wait_for_bios_cmd_cpl(dev, PCU_CR1_BIOS_MB_INTERFACE_REG, BIOS_MB_RUN_BUSY_MASK, 0))
172 return 1; /* timed out */
173
174 /* write data to data register */
175 printk(BIOS_SPEW, "%s - pci_mmio_write_config32 reg: 0x%x, data: 0x%x\n", __func__,
176 PCU_CR1_BIOS_MB_DATA_REG, data);
177 pci_mmio_write_config32(dev, PCU_CR1_BIOS_MB_DATA_REG, data);
178
179 /* write the command */
180 printk(BIOS_SPEW, "%s - pci_mmio_write_config32 reg: 0x%x, data: 0x%x\n", __func__,
181 PCU_CR1_BIOS_MB_INTERFACE_REG,
182 (uint32_t) (command | BIOS_MB_RUN_BUSY_MASK));
183 pci_mmio_write_config32(dev, PCU_CR1_BIOS_MB_INTERFACE_REG,
184 (uint32_t) (command | BIOS_MB_RUN_BUSY_MASK));
185
186 /* wait for completion or time out*/
187 return wait_for_bios_cmd_cpl(dev, PCU_CR1_BIOS_MB_INTERFACE_REG,
188 BIOS_MB_RUN_BUSY_MASK, 0);
189}
190
191void config_reset_cpl3_csrs(void)
192{
193 uint32_t data, plat_info, max_min_turbo_limit_ratio;
194
195 for (uint32_t socket = 0; socket < MAX_SOCKET; ++socket) {
196 uint32_t bus = get_socket_stack_busno(socket, PCU_IIO_STACK);
197
198 /* configure PCU_CR0_FUN csrs */
199 pci_devfn_t cr0_dev = PCI_DEV(bus, PCU_DEV, PCU_CR0_FUN);
200 data = pci_mmio_read_config32(cr0_dev, PCU_CR0_P_STATE_LIMITS);
201 data |= P_STATE_LIMITS_LOCK;
202 pci_mmio_write_config32(cr0_dev, PCU_CR0_P_STATE_LIMITS, data);
203
204 plat_info = pci_mmio_read_config32(cr0_dev, PCU_CR0_PLATFORM_INFO);
205 dump_csr64("", cr0_dev, PCU_CR0_PLATFORM_INFO);
206 max_min_turbo_limit_ratio =
207 (plat_info & MAX_NON_TURBO_LIM_RATIO_MASK) >>
208 MAX_NON_TURBO_LIM_RATIO_SHIFT;
209 printk(BIOS_SPEW, "plat_info: 0x%x, max_min_turbo_limit_ratio: 0x%x\n",
210 plat_info, max_min_turbo_limit_ratio);
211
212 /* configure PCU_CR1_FUN csrs */
213 pci_devfn_t cr1_dev = PCI_DEV(bus, PCU_DEV, PCU_CR1_FUN);
214
215 data = pci_mmio_read_config32(cr1_dev, PCU_CR1_SAPMCTL);
216 /* clear bits 27:31 - FSP sets this with 0x7 which needs to be cleared */
217 data &= 0x0fffffff;
218 data |= SAPMCTL_LOCK_MASK;
219 pci_mmio_write_config32(cr1_dev, PCU_CR1_SAPMCTL, data);
220
221 /* configure PCU_CR1_FUN csrs */
222 pci_devfn_t cr2_dev = PCI_DEV(bus, PCU_DEV, PCU_CR2_FUN);
223
224 data = PCIE_IN_PKGCSTATE_L1_MASK;
225 pci_mmio_write_config32(cr2_dev, PCU_CR2_PKG_CST_ENTRY_CRITERIA_MASK, data);
226
227 data = KTI_IN_PKGCSTATE_L1_MASK;
228 pci_mmio_write_config32(cr2_dev, PCU_CR2_PKG_CST_ENTRY_CRITERIA_MASK2, data);
229
230 data = PROCHOT_RATIO;
231 printk(BIOS_SPEW, "PCU_CR2_PROCHOT_RESPONSE_RATIO_REG data: 0x%x\n", data);
232 pci_mmio_write_config32(cr2_dev, PCU_CR2_PROCHOT_RESPONSE_RATIO_REG, data);
233 dump_csr("", cr2_dev, PCU_CR2_PROCHOT_RESPONSE_RATIO_REG);
234
235 data = pci_mmio_read_config32(cr2_dev, PCU_CR2_DYNAMIC_PERF_POWER_CTL);
236 data |= UNOCRE_PLIMIT_OVERRIDE_SHIFT;
237 pci_mmio_write_config32(cr2_dev, PCU_CR2_DYNAMIC_PERF_POWER_CTL, data);
238 }
239}
240
241static void set_bios_init_completion_for_package(uint32_t socket)
242{
243 uint32_t data;
244 uint32_t timedout;
245 uint32_t bus = get_socket_stack_busno(socket, PCU_IIO_STACK);
246 pci_devfn_t dev = PCI_DEV(bus, PCU_DEV, PCU_CR1_FUN);
247
248 /* read pcu config */
249 timedout = write_bios_mailbox_cmd(dev, BIOS_CMD_READ_PCU_MISC_CFG, 0);
250 if (timedout) {
251 /* 2nd try */
252 timedout = write_bios_mailbox_cmd(dev, BIOS_CMD_READ_PCU_MISC_CFG, 0);
253 if (timedout)
254 die("BIOS PCU Misc Config Read timed out.\n");
255
256 data = pci_mmio_read_config32(dev, PCU_CR1_BIOS_MB_DATA_REG);
257 printk(BIOS_SPEW, "%s - pci_mmio_read_config32 reg: 0x%x, data: 0x%x\n",
258 __func__, PCU_CR1_BIOS_MB_DATA_REG, data);
259
260 /* write PCU config */
261 timedout = write_bios_mailbox_cmd(dev, BIOS_CMD_WRITE_PCU_MISC_CFG, data);
262 if (timedout)
263 die("BIOS PCU Misc Config Write timed out.\n");
264 }
265
266 /* update RST_CPL3, PCODE_INIT_DONE3 */
267 timedout = set_bios_reset_cpl_for_package(socket, RST_CPL3_MASK,
268 PCODE_INIT_DONE3_MASK, RST_CPL3_MASK);
269 if (timedout)
270 die("BIOS RESET CPL3 timed out.\n");
271
272 /* update RST_CPL4, PCODE_INIT_DONE4 */
273 timedout = set_bios_reset_cpl_for_package(socket, RST_CPL4_MASK,
274 PCODE_INIT_DONE4_MASK, RST_CPL4_MASK);
275 if (timedout)
276 die("BIOS RESET CPL4 timed out.\n");
277 /* set CSR_DESIRED_CORES_CFG2 lock bit */
278 data = pci_mmio_read_config32(dev, PCU_CR1_DESIRED_CORES_CFG2_REG);
279 data |= PCU_CR1_DESIRED_CORES_CFG2_REG_LOCK_MASK;
280 printk(BIOS_SPEW, "%s - pci_mmio_write_config32 PCU_CR1_DESIRED_CORES_CFG2_REG 0x%x, data: 0x%x\n",
281 __func__, PCU_CR1_DESIRED_CORES_CFG2_REG, data);
282 pci_mmio_write_config32(dev, PCU_CR1_DESIRED_CORES_CFG2_REG, data);
283}
284
285void set_bios_init_completion(void)
286{
287 uint32_t sbsp_socket_id = 0; /* TODO - this needs to be configurable */
288
289 for (uint32_t socket = 0; socket < MAX_SOCKET; ++socket) {
290 if (socket == sbsp_socket_id)
291 continue;
292 set_bios_init_completion_for_package(socket);
293 }
294 set_bios_init_completion_for_package(sbsp_socket_id);
295}
296
297void get_core_thread_bits(uint32_t *core_bits, uint32_t *thread_bits)
298{
299 register int ecx;
300 struct cpuid_result cpuid_regs;
301
302 /* get max index of CPUID */
303 cpuid_regs = cpuid(0);
304 assert(cpuid_regs.eax >= 0xb); /* cpuid_regs.eax is max input value for cpuid */
305
306 *thread_bits = *core_bits = 0;
307 ecx = 0;
308 while (1) {
309 cpuid_regs = cpuid_ext(0xb, ecx);
310 if (ecx == 0) {
311 *thread_bits = (cpuid_regs.eax & 0x1f);
312 } else {
313 *core_bits = (cpuid_regs.eax & 0x1f) - *thread_bits;
314 break;
315 }
316 ecx++;
317 }
318}
319
320void get_cpu_info_from_apicid(uint32_t apicid, uint32_t core_bits, uint32_t thread_bits,
321 uint8_t *package, uint8_t *core, uint8_t *thread)
322{
323 if (package != NULL)
324 *package = (apicid >> (thread_bits + core_bits));
325 if (core != NULL)
326 *core = (uint32_t)((apicid >> thread_bits) & ~((~0) << core_bits));
327 if (thread != NULL)
328 *thread = (uint32_t)(apicid & ~((~0) << thread_bits));
329}
330
331int get_cpu_count(void)
332{
333 size_t hob_size;
334 const uint8_t fsp_hob_iio_universal_data_guid[16] = FSP_HOB_IIO_UNIVERSAL_DATA_GUID;
335 const IIO_UDS *hob;
336
337 /* these fields are incorrect - need debugging */
338 hob = fsp_find_extension_hob_by_guid(fsp_hob_iio_universal_data_guid, &hob_size);
339 assert(hob != NULL && hob_size != 0);
340 return hob->SystemStatus.numCpus;
341}
342
343int get_threads_per_package(void)
344{
345 unsigned int core_count, thread_count;
346 cpu_read_topology(&core_count, &thread_count);
347 return thread_count;
348}
349
350int get_platform_thread_count(void)
351{
352 return get_cpu_count() * get_threads_per_package();
353}
354
355void get_iiostack_info(struct iiostack_resource *info)
356{
357 size_t hob_size;
358 const uint8_t fsp_hob_iio_universal_data_guid[16] = FSP_HOB_IIO_UNIVERSAL_DATA_GUID;
359 const IIO_UDS *hob;
360
361 hob = fsp_find_extension_hob_by_guid(
362 fsp_hob_iio_universal_data_guid, &hob_size);
363 assert(hob != NULL && hob_size != 0);
364
365 // copy IIO Stack info from FSP HOB
366 info->no_of_stacks = 0;
367 for (int s = 0; s < hob->PlatformData.numofIIO; ++s) {
368 for (int x = 0; x < MAX_IIO_STACK; ++x) {
369 const STACK_RES *ri = &hob->PlatformData.IIO_resource[s].StackRes[x];
370 // TODO: do we have situation with only bux 0 and one stack?
371 if (ri->BusBase >= ri->BusLimit)
372 continue;
373 assert(info->no_of_stacks < (CONFIG_MAX_SOCKET * MAX_IIO_STACK));
374 memcpy(&info->res[info->no_of_stacks++], ri, sizeof(STACK_RES));
375 }
376 }
377}
378
379#if ENV_RAMSTAGE
380
381void xeonsp_init_cpu_config(void)
382{
383 struct device *dev;
384 int apic_ids[CONFIG_MAX_CPUS] = {0}, apic_ids_by_thread[CONFIG_MAX_CPUS] = {0};
385 int num_apics = 0;
386 uint32_t core_bits, thread_bits;
387 unsigned int core_count, thread_count;
388 unsigned int num_cpus;
389
390 /* sort APIC ids in asending order to identify apicid ranges for
391 each numa domain
392 */
393 for (dev = all_devices; dev; dev = dev->next) {
394 if ((dev->path.type != DEVICE_PATH_APIC) ||
395 (dev->bus->dev->path.type != DEVICE_PATH_CPU_CLUSTER)) {
396 continue;
397 }
398 if (!dev->enabled)
399 continue;
400 if (num_apics >= ARRAY_SIZE(apic_ids))
401 break;
402 apic_ids[num_apics++] = dev->path.apic.apic_id;
403 }
404 if (num_apics > 1)
405 bubblesort(apic_ids, num_apics, NUM_ASCENDING);
406
407 num_cpus = get_cpu_count();
408 cpu_read_topology(&core_count, &thread_count);
409 assert(num_apics == (num_cpus * thread_count));
410
411 /* sort them by thread i.e., all cores with thread 0 and then thread 1 */
412 int index = 0;
413 for (int id = 0; id < num_apics; ++id) {
414 int apic_id = apic_ids[id];
415 if (apic_id & 0x1) { /* 2nd thread */
416 apic_ids_by_thread[index + (num_apics/2) - 1] = apic_id;
417 } else { /* 1st thread */
418 apic_ids_by_thread[index++] = apic_id;
419 }
420 }
421
422
423 /* update apic_id, node_id in sorted order */
424 num_apics = 0;
425 get_core_thread_bits(&core_bits, &thread_bits);
426 for (dev = all_devices; dev; dev = dev->next) {
427 uint8_t package;
428
429 if ((dev->path.type != DEVICE_PATH_APIC) ||
430 (dev->bus->dev->path.type != DEVICE_PATH_CPU_CLUSTER)) {
431 continue;
432 }
433 if (!dev->enabled)
434 continue;
435 if (num_apics >= ARRAY_SIZE(apic_ids))
436 break;
437 dev->path.apic.apic_id = apic_ids_by_thread[num_apics];
438 get_cpu_info_from_apicid(dev->path.apic.apic_id, core_bits, thread_bits,
439 &package, NULL, NULL);
440 dev->path.apic.node_id = package;
441 printk(BIOS_DEBUG, "CPU %d apic_id: 0x%x (%d), node_id: 0x%x\n",
442 num_apics, dev->path.apic.apic_id,
443 dev->path.apic.apic_id, dev->path.apic.node_id);
444
445 ++num_apics;
446 }
447}
448
449unsigned int get_srat_memory_entries(acpi_srat_mem_t *srat_mem)
450{
451 const struct SystemMemoryMapHob *memory_map;
452 size_t hob_size;
453 const uint8_t mem_hob_guid[16] = FSP_SYSTEM_MEMORYMAP_HOB_GUID;
454 unsigned int mmap_index;
455
456 memory_map = fsp_find_extension_hob_by_guid(mem_hob_guid, &hob_size);
457 assert(memory_map != NULL && hob_size != 0);
458 printk(BIOS_DEBUG, "FSP_SYSTEM_MEMORYMAP_HOB_GUID hob_size: %ld\n", hob_size);
459
460 mmap_index = 0;
461 for (int e = 0; e < memory_map->numberEntries; ++e) {
462 const struct SystemMemoryMapElement *mem_element = &memory_map->Element[e];
463 uint64_t addr =
464 (uint64_t) ((uint64_t)mem_element->BaseAddress <<
465 MEM_ADDR_64MB_SHIFT_BITS);
466 uint64_t size =
467 (uint64_t) ((uint64_t)mem_element->ElementSize <<
468 MEM_ADDR_64MB_SHIFT_BITS);
469
470 printk(BIOS_DEBUG, "memory_map %d addr: 0x%llx, BaseAddress: 0x%x, size: 0x%llx, "
471 "ElementSize: 0x%x, reserved: %d\n",
472 e, addr, mem_element->BaseAddress, size,
473 mem_element->ElementSize, (mem_element->Type & MEM_TYPE_RESERVED));
474
475 assert(mmap_index < MAX_ACPI_MEMORY_AFFINITY_COUNT);
476
477 /* skip reserved memory region */
478 if (mem_element->Type & MEM_TYPE_RESERVED)
479 continue;
480
481 /* skip if this address is already added */
482 bool skip = false;
483 for (int idx = 0; idx < mmap_index; ++idx) {
484 uint64_t base_addr = ((uint64_t)srat_mem[idx].base_address_high << 32) +
485 srat_mem[idx].base_address_low;
486 if (addr == base_addr) {
487 skip = true;
488 break;
489 }
490 }
491 if (skip)
492 continue;
493
494 srat_mem[mmap_index].type = 1; /* Memory affinity structure */
495 srat_mem[mmap_index].length = sizeof(acpi_srat_mem_t);
496 srat_mem[mmap_index].base_address_low = (uint32_t) (addr & 0xffffffff);
497 srat_mem[mmap_index].base_address_high = (uint32_t) (addr >> 32);
498 srat_mem[mmap_index].length_low = (uint32_t) (size & 0xffffffff);
499 srat_mem[mmap_index].length_high = (uint32_t) (size >> 32);
500 srat_mem[mmap_index].proximity_domain = mem_element->SocketId;
501 srat_mem[mmap_index].flags = SRAT_ACPI_MEMORY_ENABLED;
502 if ((mem_element->Type & MEMTYPE_VOLATILE_MASK) == 0)
503 srat_mem[mmap_index].flags |= SRAT_ACPI_MEMORY_NONVOLATILE;
504 ++mmap_index;
505 }
506
507 return mmap_index;
508}
509
510#endif