blob: 42d63ee399d27cd4f87f79764b8a7e1470b24526 [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Patrick Georgiac959032020-05-05 22:49:26 +02002/* SPDX-License-Identifier: GPL-2.0-or-later */
Mariusz Szafranskia4041332017-08-02 17:28:17 +02003
Furquan Shaikh76cedd22020-05-02 10:24:23 -07004#include <acpi/acpi.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02005#include <bootstate.h>
6#include <cbfs.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02007#include <console/console.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02008#include <device/device.h>
9#include <device/pci.h>
10#include <fsp/api.h>
11#include <fsp/util.h>
12#include <intelblocks/fast_spi.h>
13#include <soc/iomap.h>
14#include <soc/intel/common/vbt.h>
15#include <soc/pci_devs.h>
16#include <soc/ramstage.h>
17#include <soc/fiamux.h>
18#include <spi-generic.h>
Julien Viard de Galbert2d0aaa72018-02-26 18:32:59 +010019#include <soc/hob_mem.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020020
Elyes HAOUAS2ec41832018-05-27 17:40:58 +020021static void pci_domain_set_resources(struct device *dev)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020022{
23 assign_resources(dev->link_list);
24}
25
26static struct device_operations pci_domain_ops = {
27 .read_resources = &pci_domain_read_resources,
28 .set_resources = &pci_domain_set_resources,
29 .scan_bus = &pci_domain_scan_bus,
Mariusz Szafranskia4041332017-08-02 17:28:17 +020030};
31
32static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +020033 .read_resources = noop_read_resources,
34 .set_resources = noop_set_resources,
Mariusz Szafranskia4041332017-08-02 17:28:17 +020035 .init = denverton_init_cpus,
Julius Wernercd49cce2019-03-05 16:53:33 -080036#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +020037 .acpi_fill_ssdt = generate_cpu_entries,
Mariusz Szafranskia4041332017-08-02 17:28:17 +020038#endif
39};
40
Elyes HAOUAS2ec41832018-05-27 17:40:58 +020041static void soc_enable_dev(struct device *dev)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020042{
43 /* Set the operations if it is a special bus type */
44 if (dev->path.type == DEVICE_PATH_DOMAIN)
45 dev->ops = &pci_domain_ops;
46 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
47 dev->ops = &cpu_bus_ops;
48}
49
Julien Viard de Galbert2d0aaa72018-02-26 18:32:59 +010050static void soc_init(void *data)
51{
52 fsp_silicon_init(false);
53 soc_save_dimm_info();
54}
Mariusz Szafranskia4041332017-08-02 17:28:17 +020055
56static void soc_final(void *data) {}
57
58static void soc_silicon_init_params(FSPS_UPD *silupd)
59{
60 size_t num;
61 uint16_t supported_hsio_lanes;
Mariusz Szafranskia4041332017-08-02 17:28:17 +020062 BL_HSIO_INFORMATION *hsio_config;
63 BL_FIA_MUX_CONFIG_HOB *fiamux_hob_data = get_fiamux_hob_data();
64
65 /* Configure FIA MUX PCD */
66 supported_hsio_lanes =
67 (uint16_t)fiamux_hob_data->FiaMuxConfig.SkuNumLanesAllowed;
68
Julien Viard de Galbertf5281952017-11-06 13:19:58 +010069 num = mainboard_get_hsio_config(&hsio_config);
Mariusz Szafranskia4041332017-08-02 17:28:17 +020070
71 if (get_fiamux_hsio_info(supported_hsio_lanes, num, &hsio_config))
72 die("HSIO Configuration is invalid, please correct it!");
73
74 /* Check the requested FIA MUX Configuration */
75 if (!(&hsio_config->FiaConfig)) {
76 die("Requested FIA MUX Configuration is invalid,"
77 " please correct it!");
78 }
79
80 /* Initialize PCIE Bifurcation & HSIO configuration */
81 silupd->FspsConfig.PcdBifurcationPcie0 = hsio_config->PcieBifCtr[0];
82 silupd->FspsConfig.PcdBifurcationPcie1 = hsio_config->PcieBifCtr[1];
83
84 silupd->FspsConfig.PcdFiaMuxConfigRequestPtr =
85 (uint32_t)&hsio_config->FiaConfig;
86}
87
88void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
89{
90 const struct microcode *microcode_file;
91 size_t microcode_len;
92
93 microcode_file = cbfs_boot_map_with_leak("cpu_microcode_blob.bin",
94 CBFS_TYPE_MICROCODE, &microcode_len);
95
96 if ((microcode_file != NULL) && (microcode_len != 0)) {
97 /* Update CPU Microcode patch base address/size */
98 silupd->FspsConfig.PcdCpuMicrocodePatchBase =
99 (uint32_t)microcode_file;
100 silupd->FspsConfig.PcdCpuMicrocodePatchSize =
101 (uint32_t)microcode_len;
102 }
103
104 soc_silicon_init_params(silupd);
105 mainboard_silicon_init_params(silupd);
106}
107
108struct chip_operations soc_intel_denverton_ns_ops = {
109 CHIP_NAME("Intel Denverton-NS SOC")
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100110 .enable_dev = soc_enable_dev,
111 .init = soc_init,
112 .final = soc_final
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200113};
114
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200115struct pci_operations soc_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530116 .set_subsystem = pci_dev_set_subsystem,
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200117};
118
119/*
120 * spi_flash init() needs to run unconditionally on every boot (including
121 * resume) to allow write protect to be disabled for eventlog and nvram
122 * updates. This needs to be done as early as possible in ramstage. Thus, add a
123 * callback for entry into BS_PRE_DEVICE.
124 */
125static void spi_flash_init_cb(void *unused)
126{
127 fast_spi_init();
128}
129
130BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);