blob: 986459eeb369a4b58531e45f7e0bbc2bea85122c [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Mariusz Szafranskia4041332017-08-02 17:28:17 +02002/*
Mariusz Szafranskia4041332017-08-02 17:28:17 +02003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
Furquan Shaikh76cedd22020-05-02 10:24:23 -070015#include <acpi/acpi.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020016#include <bootstate.h>
17#include <cbfs.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020018#include <console/console.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020019#include <device/device.h>
20#include <device/pci.h>
21#include <fsp/api.h>
22#include <fsp/util.h>
23#include <intelblocks/fast_spi.h>
24#include <soc/iomap.h>
25#include <soc/intel/common/vbt.h>
26#include <soc/pci_devs.h>
27#include <soc/ramstage.h>
28#include <soc/fiamux.h>
29#include <spi-generic.h>
Julien Viard de Galbert2d0aaa72018-02-26 18:32:59 +010030#include <soc/hob_mem.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020031
Elyes HAOUAS2ec41832018-05-27 17:40:58 +020032static void pci_domain_set_resources(struct device *dev)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020033{
34 assign_resources(dev->link_list);
35}
36
37static struct device_operations pci_domain_ops = {
38 .read_resources = &pci_domain_read_resources,
39 .set_resources = &pci_domain_set_resources,
40 .scan_bus = &pci_domain_scan_bus,
Mariusz Szafranskia4041332017-08-02 17:28:17 +020041};
42
43static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +020044 .read_resources = noop_read_resources,
45 .set_resources = noop_set_resources,
Mariusz Szafranskia4041332017-08-02 17:28:17 +020046 .init = denverton_init_cpus,
Julius Wernercd49cce2019-03-05 16:53:33 -080047#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +020048 .acpi_fill_ssdt = generate_cpu_entries,
Mariusz Szafranskia4041332017-08-02 17:28:17 +020049#endif
50};
51
Elyes HAOUAS2ec41832018-05-27 17:40:58 +020052static void soc_enable_dev(struct device *dev)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020053{
54 /* Set the operations if it is a special bus type */
55 if (dev->path.type == DEVICE_PATH_DOMAIN)
56 dev->ops = &pci_domain_ops;
57 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
58 dev->ops = &cpu_bus_ops;
59}
60
Julien Viard de Galbert2d0aaa72018-02-26 18:32:59 +010061static void soc_init(void *data)
62{
63 fsp_silicon_init(false);
64 soc_save_dimm_info();
65}
Mariusz Szafranskia4041332017-08-02 17:28:17 +020066
67static void soc_final(void *data) {}
68
69static void soc_silicon_init_params(FSPS_UPD *silupd)
70{
71 size_t num;
72 uint16_t supported_hsio_lanes;
Mariusz Szafranskia4041332017-08-02 17:28:17 +020073 BL_HSIO_INFORMATION *hsio_config;
74 BL_FIA_MUX_CONFIG_HOB *fiamux_hob_data = get_fiamux_hob_data();
75
76 /* Configure FIA MUX PCD */
77 supported_hsio_lanes =
78 (uint16_t)fiamux_hob_data->FiaMuxConfig.SkuNumLanesAllowed;
79
Julien Viard de Galbertf5281952017-11-06 13:19:58 +010080 num = mainboard_get_hsio_config(&hsio_config);
Mariusz Szafranskia4041332017-08-02 17:28:17 +020081
82 if (get_fiamux_hsio_info(supported_hsio_lanes, num, &hsio_config))
83 die("HSIO Configuration is invalid, please correct it!");
84
85 /* Check the requested FIA MUX Configuration */
86 if (!(&hsio_config->FiaConfig)) {
87 die("Requested FIA MUX Configuration is invalid,"
88 " please correct it!");
89 }
90
91 /* Initialize PCIE Bifurcation & HSIO configuration */
92 silupd->FspsConfig.PcdBifurcationPcie0 = hsio_config->PcieBifCtr[0];
93 silupd->FspsConfig.PcdBifurcationPcie1 = hsio_config->PcieBifCtr[1];
94
95 silupd->FspsConfig.PcdFiaMuxConfigRequestPtr =
96 (uint32_t)&hsio_config->FiaConfig;
97}
98
99void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
100{
101 const struct microcode *microcode_file;
102 size_t microcode_len;
103
104 microcode_file = cbfs_boot_map_with_leak("cpu_microcode_blob.bin",
105 CBFS_TYPE_MICROCODE, &microcode_len);
106
107 if ((microcode_file != NULL) && (microcode_len != 0)) {
108 /* Update CPU Microcode patch base address/size */
109 silupd->FspsConfig.PcdCpuMicrocodePatchBase =
110 (uint32_t)microcode_file;
111 silupd->FspsConfig.PcdCpuMicrocodePatchSize =
112 (uint32_t)microcode_len;
113 }
114
115 soc_silicon_init_params(silupd);
116 mainboard_silicon_init_params(silupd);
117}
118
119struct chip_operations soc_intel_denverton_ns_ops = {
120 CHIP_NAME("Intel Denverton-NS SOC")
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100121 .enable_dev = soc_enable_dev,
122 .init = soc_init,
123 .final = soc_final
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200124};
125
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200126struct pci_operations soc_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530127 .set_subsystem = pci_dev_set_subsystem,
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200128};
129
130/*
131 * spi_flash init() needs to run unconditionally on every boot (including
132 * resume) to allow write protect to be disabled for eventlog and nvram
133 * updates. This needs to be done as early as possible in ramstage. Thus, add a
134 * callback for entry into BS_PRE_DEVICE.
135 */
136static void spi_flash_init_cb(void *unused)
137{
138 fast_spi_init();
139}
140
141BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);