blob: 49d2d36b85c30455411ab1272d9e576fdf9208eb [file] [log] [blame]
Patrick Georgie72a8a32012-11-06 11:05:09 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * 2012 secunet Security Networks AG
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; version 2 of
10 * the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Patrick Georgie72a8a32012-11-06 11:05:09 +010016 */
17
18#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020019#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020020#include <device/pci_ops.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010021#include <console/console.h>
22#include <device/device.h>
23#include <device/pci.h>
24#include <device/pci_ids.h>
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +020025#include <pc80/mc146818rtc.h>
Elyes HAOUASab89edb2019-05-15 21:10:44 +020026#include <types.h>
27
28#include "i82801ix.h"
Patrick Georgie72a8a32012-11-06 11:05:09 +010029
30typedef struct southbridge_intel_i82801ix_config config_t;
31
32static void sata_enable_ahci_mmap(struct device *const dev, const u8 port_map,
33 const int is_mobile)
34{
35 int i;
36 u32 reg32;
Patrick Rudolph4af2add2018-11-26 15:56:11 +010037 struct resource *res;
Patrick Georgie72a8a32012-11-06 11:05:09 +010038
39 /* Initialize AHCI memory-mapped space */
Patrick Rudolph4af2add2018-11-26 15:56:11 +010040 res = find_resource(dev, PCI_BASE_ADDRESS_5);
41 if (!res)
42 return;
43
44 u8 *abar = res2mmio(res, 0, 0);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080045 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Patrick Georgie72a8a32012-11-06 11:05:09 +010046
47 /* Set AHCI access mode.
48 No other ABAR registers should be accessed before this. */
49 reg32 = read32(abar + 0x04);
50 reg32 |= 1 << 31;
51 write32(abar + 0x04, reg32);
52
53 /* CAP (HBA Capabilities) : enable power management */
54 reg32 = read32(abar + 0x00);
55 /* CCCS must be set. */
56 reg32 |= 0x0c006080; /* set CCCS+PSC+SSC+SALP+SSS */
57 reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
58 write32(abar + 0x00, reg32);
59
60 /* PI (Ports implemented) */
61 write32(abar + 0x0c, port_map);
62 /* PCH code reads back twice, do we need it, too? */
63 (void) read32(abar + 0x0c); /* Read back 1 */
64 (void) read32(abar + 0x0c); /* Read back 2 */
65
66 /* VSP (Vendor Specific Register) */
67 reg32 = read32(abar + 0xa0);
68 reg32 &= ~0x00000001; /* clear SLPD */
69 write32(abar + 0xa0, reg32);
70
71 /* Lock R/WO bits in Port command registers. */
72 for (i = 0; i < 6; ++i) {
73 if (((i == 2) || (i == 3)) && is_mobile)
74 continue;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080075 u8 *addr = abar + 0x118 + (i * 0x80);
Patrick Georgie72a8a32012-11-06 11:05:09 +010076 write32(addr, read32(addr));
77 }
78}
79
80static void sata_program_indexed(struct device *const dev, const int is_mobile)
81{
82 u32 reg32;
83
84 pci_write_config8(dev, D31F2_SIDX, 0x18);
85 reg32 = pci_read_config32(dev, D31F2_SDAT);
86 reg32 &= ~((7 << 6) | (7 << 3) | (7 << 0));
87 reg32 |= (3 << 3) | (3 << 0);
88 pci_write_config32(dev, D31F2_SDAT, reg32);
89
90 pci_write_config8(dev, D31F2_SIDX, 0x28);
91 pci_write_config32(dev, D31F2_SDAT, 0x00cc2080);
92
93 pci_write_config8(dev, D31F2_SIDX, 0x40);
94 pci_write_config8(dev, D31F2_SDAT + 2, 0x22);
95
96 pci_write_config8(dev, D31F2_SIDX, 0x78);
97 pci_write_config8(dev, D31F2_SDAT + 2, 0x22);
98
99 if (!is_mobile) {
100 pci_write_config8(dev, D31F2_SIDX, 0x84);
101 reg32 = pci_read_config32(dev, D31F2_SDAT);
102 reg32 &= ~((7 << 3) | (7 << 0));
103 reg32 |= (3 << 3) | (3 << 0);
104 pci_write_config32(dev, D31F2_SDAT, reg32);
105 }
106
107 pci_write_config8(dev, D31F2_SIDX, 0x88);
108 reg32 = pci_read_config32(dev, D31F2_SDAT);
109 if (!is_mobile)
110 reg32 &= ~((7 << 27) | (7 << 24) | (7 << 11) | (7 << 8));
111 reg32 &= ~((7 << 19) | (7 << 16) | (7 << 3) | (7 << 0));
112 if (!is_mobile)
113 reg32 |= (4 << 27) | (4 << 24) | (2 << 11) | (2 << 8);
114 reg32 |= (4 << 19) | (4 << 16) | (2 << 3) | (2 << 0);
115 pci_write_config32(dev, D31F2_SDAT, reg32);
116
117 pci_write_config8(dev, D31F2_SIDX, 0x8c);
118 reg32 = pci_read_config32(dev, D31F2_SDAT);
119 if (!is_mobile)
120 reg32 &= ~((7 << 27) | (7 << 24));
121 reg32 &= ~((7 << 19) | (7 << 16) | 0xffff);
122 if (!is_mobile)
123 reg32 |= (2 << 27) | (2 << 24);
124 reg32 |= (2 << 19) | (2 << 16) | 0x00aa;
125 pci_write_config32(dev, D31F2_SDAT, reg32);
126
127 pci_write_config8(dev, D31F2_SIDX, 0x94);
128 pci_write_config32(dev, D31F2_SDAT, 0x00000022);
129
130 pci_write_config8(dev, D31F2_SIDX, 0xa0);
131 reg32 = pci_read_config32(dev, D31F2_SDAT);
132 reg32 &= ~((7 << 3) | (7 << 0));
133 reg32 |= (3 << 3) | (3 << 0);
134 pci_write_config32(dev, D31F2_SDAT, reg32);
135
136 pci_write_config8(dev, D31F2_SIDX, 0xa8);
137 reg32 = pci_read_config32(dev, D31F2_SDAT);
138 reg32 &= ~((7 << 19) | (7 << 16) | (7 << 3) | (7 << 0));
139 reg32 |= (4 << 19) | (4 << 16) | (2 << 3) | (2 << 0);
140 pci_write_config32(dev, D31F2_SDAT, reg32);
141
142 pci_write_config8(dev, D31F2_SIDX, 0xac);
143 reg32 = pci_read_config32(dev, D31F2_SDAT);
144 reg32 &= ~((7 << 19) | (7 << 16) | 0xffff);
145 reg32 |= (2 << 19) | (2 << 16) | 0x000a;
146 pci_write_config32(dev, D31F2_SDAT, reg32);
147}
148
149static void sata_init(struct device *const dev)
150{
151 u16 reg16;
152
153 /* Get the chip configuration */
154 const config_t *const config = dev->chip_info;
155
156 const u16 devid = pci_read_config16(dev, PCI_DEVICE_ID);
157 const int is_mobile = (devid == 0x2928) || (devid == 0x2929);
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200158 u8 sata_mode;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100159
160 printk(BIOS_DEBUG, "i82801ix_sata: initializing...\n");
161
162 if (config == NULL) {
163 printk(BIOS_ERR, "i82801ix_sata: error: "
164 "device not in devicetree.cb!\n");
165 return;
166 }
167
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200168 if (get_option(&sata_mode, "sata_mode") != CB_SUCCESS)
169 /* Default to AHCI */
170 sata_mode = 0;
171
Patrick Georgie72a8a32012-11-06 11:05:09 +0100172 /*
173 * TODO: In contrast to ICH7 and PCH code we don't set
174 * timings, dma and IDE-I/O settings here. Looks like they
175 * became obsolete with the fading of real IDE ports.
176 * Maybe we can safely remove those settings from PCH code and
177 * even ICH7 code if it doesn't use the feature to combine the
178 * IDE and SATA controllers.
179 */
180
181 pci_write_config16(dev, PCI_COMMAND,
182 PCI_COMMAND_MASTER |
183 PCI_COMMAND_MEMORY | /* read-only in IDE modes */
184 PCI_COMMAND_IO);
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200185 if (sata_mode != 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100186 /* No AHCI: clear AHCI base */
187 pci_write_config32(dev, PCI_BASE_ADDRESS_5, 0x00000000);
188
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200189 if (sata_mode == 0) {
Patrick Georgie72a8a32012-11-06 11:05:09 +0100190 printk(BIOS_DEBUG, "SATA controller in AHCI mode.\n");
191 } else {
192 printk(BIOS_DEBUG, "SATA controller in native mode.\n");
193
194 /* Enable native mode on both primary and secondary. */
195 pci_write_config8(dev, PCI_CLASS_PROG, 0x8f);
196 }
197
198 /* Looks like we should only enable decoding here. */
199 pci_write_config16(dev, D31F2_IDE_TIM_PRI, (1 << 15));
200 pci_write_config16(dev, D31F2_IDE_TIM_SEC, (1 << 15));
201
202 /* Port enable. For AHCI, it's managed in memory mapped space. */
203 reg16 = pci_read_config16(dev, 0x92);
204 reg16 &= ~0x3f;
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200205 reg16 |= (1 << 15) | ((sata_mode == 0) ? 0x3f : config->sata_port_map);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100206 pci_write_config16(dev, 0x92, reg16);
207
208 /* SATA clock settings */
209 u32 sclkcg = 0;
210 if (config->sata_clock_request &&
211 !(inb(DEFAULT_GPIOBASE + 0x30) & (1 << (35 - 32))))
212 sclkcg |= 1 << 30; /* Enable SATA clock request. */
213 /* Disable unused ports. */
214 sclkcg |= ((~config->sata_port_map) & 0x3f) << 24;
215 /* Must be programmed. */
216 sclkcg |= 0x193;
217 pci_write_config32(dev, 0x94, sclkcg);
218
219 if (is_mobile && config->sata_traffic_monitor) {
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300220 struct device *const lpc_dev = pcidev_on_root(0x1f, 0);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100221 if (((pci_read_config8(lpc_dev, D31F0_CxSTATE_CNF)
222 >> 3) & 3) == 3) {
223 u8 reg8 = pci_read_config8(dev, 0x9c);
224 reg8 &= ~(0x1f << 2);
225 reg8 |= 3 << 2;
226 pci_write_config8(dev, 0x9c, reg8);
227 }
228 }
229
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200230 if (sata_mode == 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100231 sata_enable_ahci_mmap(dev, config->sata_port_map, is_mobile);
232
233 sata_program_indexed(dev, is_mobile);
234}
235
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200236static void sata_enable(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100237{
238 /* Get the chip configuration */
239 const config_t *const config = dev->chip_info;
240
241 u16 map = 0;
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200242 u8 sata_mode;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100243
244 if (!config)
245 return;
246
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200247 if (get_option(&sata_mode, "sata_mode") != CB_SUCCESS)
248 /* Default to AHCI */
249 sata_mode = 0;
250
Patrick Georgie72a8a32012-11-06 11:05:09 +0100251 /*
252 * Set SATA controller mode early so the resource allocator can
253 * properly assign IO/Memory resources for the controller.
254 */
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200255 if (sata_mode == 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100256 map = 0x0040 | 0x0020; /* SATA mode + all ports on D31:F2 */
257
258 map |= (config->sata_port_map ^ 0x3f) << 8;
259
260 pci_write_config16(dev, 0x90, map);
261}
262
Patrick Georgie72a8a32012-11-06 11:05:09 +0100263static struct pci_operations sata_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530264 .set_subsystem = pci_dev_set_subsystem,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100265};
266
267static struct device_operations sata_ops = {
268 .read_resources = pci_dev_read_resources,
269 .set_resources = pci_dev_set_resources,
270 .enable_resources = pci_dev_enable_resources,
271 .init = sata_init,
272 .enable = sata_enable,
273 .scan_bus = 0,
274 .ops_pci = &sata_pci_ops,
275};
276
277static const unsigned short pci_device_ids[] = {
278 0x2920, 0x2921, 0x2922, 0x2923,
279 0x2928, 0x2929,
280 0,
281};
282
283static const struct pci_driver pch_sata __pci_driver = {
284 .ops = &sata_ops,
285 .vendor = PCI_VENDOR_ID_INTEL,
286 .devices = pci_device_ids,
287};