blob: e3b7e14b8ca74baa90d9eac444cee7dbb2d464df [file] [log] [blame]
Patrick Georgie72a8a32012-11-06 11:05:09 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * 2012 secunet Security Networks AG
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; version 2 of
10 * the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Patrick Georgie72a8a32012-11-06 11:05:09 +010016 */
17
18#include <arch/io.h>
19#include <console/console.h>
20#include <device/device.h>
21#include <device/pci.h>
22#include <device/pci_ids.h>
23#include "i82801ix.h"
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +020024#include <pc80/mc146818rtc.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010025
26typedef struct southbridge_intel_i82801ix_config config_t;
27
28static void sata_enable_ahci_mmap(struct device *const dev, const u8 port_map,
29 const int is_mobile)
30{
31 int i;
32 u32 reg32;
Patrick Rudolph4af2add2018-11-26 15:56:11 +010033 struct resource *res;
Patrick Georgie72a8a32012-11-06 11:05:09 +010034
35 /* Initialize AHCI memory-mapped space */
Patrick Rudolph4af2add2018-11-26 15:56:11 +010036 res = find_resource(dev, PCI_BASE_ADDRESS_5);
37 if (!res)
38 return;
39
40 u8 *abar = res2mmio(res, 0, 0);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080041 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Patrick Georgie72a8a32012-11-06 11:05:09 +010042
43 /* Set AHCI access mode.
44 No other ABAR registers should be accessed before this. */
45 reg32 = read32(abar + 0x04);
46 reg32 |= 1 << 31;
47 write32(abar + 0x04, reg32);
48
49 /* CAP (HBA Capabilities) : enable power management */
50 reg32 = read32(abar + 0x00);
51 /* CCCS must be set. */
52 reg32 |= 0x0c006080; /* set CCCS+PSC+SSC+SALP+SSS */
53 reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
54 write32(abar + 0x00, reg32);
55
56 /* PI (Ports implemented) */
57 write32(abar + 0x0c, port_map);
58 /* PCH code reads back twice, do we need it, too? */
59 (void) read32(abar + 0x0c); /* Read back 1 */
60 (void) read32(abar + 0x0c); /* Read back 2 */
61
62 /* VSP (Vendor Specific Register) */
63 reg32 = read32(abar + 0xa0);
64 reg32 &= ~0x00000001; /* clear SLPD */
65 write32(abar + 0xa0, reg32);
66
67 /* Lock R/WO bits in Port command registers. */
68 for (i = 0; i < 6; ++i) {
69 if (((i == 2) || (i == 3)) && is_mobile)
70 continue;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080071 u8 *addr = abar + 0x118 + (i * 0x80);
Patrick Georgie72a8a32012-11-06 11:05:09 +010072 write32(addr, read32(addr));
73 }
74}
75
76static void sata_program_indexed(struct device *const dev, const int is_mobile)
77{
78 u32 reg32;
79
80 pci_write_config8(dev, D31F2_SIDX, 0x18);
81 reg32 = pci_read_config32(dev, D31F2_SDAT);
82 reg32 &= ~((7 << 6) | (7 << 3) | (7 << 0));
83 reg32 |= (3 << 3) | (3 << 0);
84 pci_write_config32(dev, D31F2_SDAT, reg32);
85
86 pci_write_config8(dev, D31F2_SIDX, 0x28);
87 pci_write_config32(dev, D31F2_SDAT, 0x00cc2080);
88
89 pci_write_config8(dev, D31F2_SIDX, 0x40);
90 pci_write_config8(dev, D31F2_SDAT + 2, 0x22);
91
92 pci_write_config8(dev, D31F2_SIDX, 0x78);
93 pci_write_config8(dev, D31F2_SDAT + 2, 0x22);
94
95 if (!is_mobile) {
96 pci_write_config8(dev, D31F2_SIDX, 0x84);
97 reg32 = pci_read_config32(dev, D31F2_SDAT);
98 reg32 &= ~((7 << 3) | (7 << 0));
99 reg32 |= (3 << 3) | (3 << 0);
100 pci_write_config32(dev, D31F2_SDAT, reg32);
101 }
102
103 pci_write_config8(dev, D31F2_SIDX, 0x88);
104 reg32 = pci_read_config32(dev, D31F2_SDAT);
105 if (!is_mobile)
106 reg32 &= ~((7 << 27) | (7 << 24) | (7 << 11) | (7 << 8));
107 reg32 &= ~((7 << 19) | (7 << 16) | (7 << 3) | (7 << 0));
108 if (!is_mobile)
109 reg32 |= (4 << 27) | (4 << 24) | (2 << 11) | (2 << 8);
110 reg32 |= (4 << 19) | (4 << 16) | (2 << 3) | (2 << 0);
111 pci_write_config32(dev, D31F2_SDAT, reg32);
112
113 pci_write_config8(dev, D31F2_SIDX, 0x8c);
114 reg32 = pci_read_config32(dev, D31F2_SDAT);
115 if (!is_mobile)
116 reg32 &= ~((7 << 27) | (7 << 24));
117 reg32 &= ~((7 << 19) | (7 << 16) | 0xffff);
118 if (!is_mobile)
119 reg32 |= (2 << 27) | (2 << 24);
120 reg32 |= (2 << 19) | (2 << 16) | 0x00aa;
121 pci_write_config32(dev, D31F2_SDAT, reg32);
122
123 pci_write_config8(dev, D31F2_SIDX, 0x94);
124 pci_write_config32(dev, D31F2_SDAT, 0x00000022);
125
126 pci_write_config8(dev, D31F2_SIDX, 0xa0);
127 reg32 = pci_read_config32(dev, D31F2_SDAT);
128 reg32 &= ~((7 << 3) | (7 << 0));
129 reg32 |= (3 << 3) | (3 << 0);
130 pci_write_config32(dev, D31F2_SDAT, reg32);
131
132 pci_write_config8(dev, D31F2_SIDX, 0xa8);
133 reg32 = pci_read_config32(dev, D31F2_SDAT);
134 reg32 &= ~((7 << 19) | (7 << 16) | (7 << 3) | (7 << 0));
135 reg32 |= (4 << 19) | (4 << 16) | (2 << 3) | (2 << 0);
136 pci_write_config32(dev, D31F2_SDAT, reg32);
137
138 pci_write_config8(dev, D31F2_SIDX, 0xac);
139 reg32 = pci_read_config32(dev, D31F2_SDAT);
140 reg32 &= ~((7 << 19) | (7 << 16) | 0xffff);
141 reg32 |= (2 << 19) | (2 << 16) | 0x000a;
142 pci_write_config32(dev, D31F2_SDAT, reg32);
143}
144
145static void sata_init(struct device *const dev)
146{
147 u16 reg16;
148
149 /* Get the chip configuration */
150 const config_t *const config = dev->chip_info;
151
152 const u16 devid = pci_read_config16(dev, PCI_DEVICE_ID);
153 const int is_mobile = (devid == 0x2928) || (devid == 0x2929);
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200154 u8 sata_mode;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100155
156 printk(BIOS_DEBUG, "i82801ix_sata: initializing...\n");
157
158 if (config == NULL) {
159 printk(BIOS_ERR, "i82801ix_sata: error: "
160 "device not in devicetree.cb!\n");
161 return;
162 }
163
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200164 if (get_option(&sata_mode, "sata_mode") != CB_SUCCESS)
165 /* Default to AHCI */
166 sata_mode = 0;
167
Patrick Georgie72a8a32012-11-06 11:05:09 +0100168 /*
169 * TODO: In contrast to ICH7 and PCH code we don't set
170 * timings, dma and IDE-I/O settings here. Looks like they
171 * became obsolete with the fading of real IDE ports.
172 * Maybe we can safely remove those settings from PCH code and
173 * even ICH7 code if it doesn't use the feature to combine the
174 * IDE and SATA controllers.
175 */
176
177 pci_write_config16(dev, PCI_COMMAND,
178 PCI_COMMAND_MASTER |
179 PCI_COMMAND_MEMORY | /* read-only in IDE modes */
180 PCI_COMMAND_IO);
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200181 if (sata_mode != 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100182 /* No AHCI: clear AHCI base */
183 pci_write_config32(dev, PCI_BASE_ADDRESS_5, 0x00000000);
184
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200185 if (sata_mode == 0) {
Patrick Georgie72a8a32012-11-06 11:05:09 +0100186 printk(BIOS_DEBUG, "SATA controller in AHCI mode.\n");
187 } else {
188 printk(BIOS_DEBUG, "SATA controller in native mode.\n");
189
190 /* Enable native mode on both primary and secondary. */
191 pci_write_config8(dev, PCI_CLASS_PROG, 0x8f);
192 }
193
194 /* Looks like we should only enable decoding here. */
195 pci_write_config16(dev, D31F2_IDE_TIM_PRI, (1 << 15));
196 pci_write_config16(dev, D31F2_IDE_TIM_SEC, (1 << 15));
197
198 /* Port enable. For AHCI, it's managed in memory mapped space. */
199 reg16 = pci_read_config16(dev, 0x92);
200 reg16 &= ~0x3f;
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200201 reg16 |= (1 << 15) | ((sata_mode == 0) ? 0x3f : config->sata_port_map);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100202 pci_write_config16(dev, 0x92, reg16);
203
204 /* SATA clock settings */
205 u32 sclkcg = 0;
206 if (config->sata_clock_request &&
207 !(inb(DEFAULT_GPIOBASE + 0x30) & (1 << (35 - 32))))
208 sclkcg |= 1 << 30; /* Enable SATA clock request. */
209 /* Disable unused ports. */
210 sclkcg |= ((~config->sata_port_map) & 0x3f) << 24;
211 /* Must be programmed. */
212 sclkcg |= 0x193;
213 pci_write_config32(dev, 0x94, sclkcg);
214
215 if (is_mobile && config->sata_traffic_monitor) {
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300216 struct device *const lpc_dev = pcidev_on_root(0x1f, 0);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100217 if (((pci_read_config8(lpc_dev, D31F0_CxSTATE_CNF)
218 >> 3) & 3) == 3) {
219 u8 reg8 = pci_read_config8(dev, 0x9c);
220 reg8 &= ~(0x1f << 2);
221 reg8 |= 3 << 2;
222 pci_write_config8(dev, 0x9c, reg8);
223 }
224 }
225
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200226 if (sata_mode == 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100227 sata_enable_ahci_mmap(dev, config->sata_port_map, is_mobile);
228
229 sata_program_indexed(dev, is_mobile);
230}
231
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200232static void sata_enable(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100233{
234 /* Get the chip configuration */
235 const config_t *const config = dev->chip_info;
236
237 u16 map = 0;
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200238 u8 sata_mode;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100239
240 if (!config)
241 return;
242
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200243 if (get_option(&sata_mode, "sata_mode") != CB_SUCCESS)
244 /* Default to AHCI */
245 sata_mode = 0;
246
Patrick Georgie72a8a32012-11-06 11:05:09 +0100247 /*
248 * Set SATA controller mode early so the resource allocator can
249 * properly assign IO/Memory resources for the controller.
250 */
Vladimir Serbinenko0dd5e432014-07-29 22:35:45 +0200251 if (sata_mode == 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100252 map = 0x0040 | 0x0020; /* SATA mode + all ports on D31:F2 */
253
254 map |= (config->sata_port_map ^ 0x3f) << 8;
255
256 pci_write_config16(dev, 0x90, map);
257}
258
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200259static void sata_set_subsystem(struct device *dev, unsigned vendor,
260 unsigned device)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100261{
262 if (!vendor || !device) {
263 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
264 pci_read_config32(dev, PCI_VENDOR_ID));
265 } else {
266 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
267 ((device & 0xffff) << 16) | (vendor & 0xffff));
268 }
269}
270
271static struct pci_operations sata_pci_ops = {
272 .set_subsystem = sata_set_subsystem,
273};
274
275static struct device_operations sata_ops = {
276 .read_resources = pci_dev_read_resources,
277 .set_resources = pci_dev_set_resources,
278 .enable_resources = pci_dev_enable_resources,
279 .init = sata_init,
280 .enable = sata_enable,
281 .scan_bus = 0,
282 .ops_pci = &sata_pci_ops,
283};
284
285static const unsigned short pci_device_ids[] = {
286 0x2920, 0x2921, 0x2922, 0x2923,
287 0x2928, 0x2929,
288 0,
289};
290
291static const struct pci_driver pch_sata __pci_driver = {
292 .ops = &sata_ops,
293 .vendor = PCI_VENDOR_ID_INTEL,
294 .devices = pci_device_ids,
295};