blob: 7573e98b951195cbd73e24c0b4fba3553e367f32 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauercc46e732009-03-13 00:44:09 +00002
Patrick Georgi334328a2012-02-16 19:01:22 +01003#include "hostbridge.asl"
Stefan Reinauercc46e732009-03-13 00:44:09 +00004
Denis 'GNUtoo' Carikli4b213a82013-03-28 14:24:39 +01005/* Operating System Capabilities Method */
6Method (_OSC, 4)
7{
Denis 'GNUtoo' Carikli4b213a82013-03-28 14:24:39 +01008 /* Check for proper PCI/PCIe UUID */
Elyes HAOUASe2983912020-09-10 20:36:14 +02009 If (Arg0 == ToUUID("33DB4D5B-1FF7-401C-9657-7441C03DD766"))
Denis 'GNUtoo' Carikli4b213a82013-03-28 14:24:39 +010010 {
11 /* Let OS control everything */
12 Return(Arg3)
13 } Else {
Marc Jones1faa11e2018-08-15 22:17:45 -060014 CreateDWordField(Arg3, 0, CDW1)
Elyes HAOUASe2983912020-09-10 20:36:14 +020015 CDW1 = CDW1 | 4 // Unrecognized UUID, so set bit 2 to 1
Denis 'GNUtoo' Carikli4b213a82013-03-28 14:24:39 +010016 Return(Arg3)
17 }
18}
19
Stefan Reinauercc46e732009-03-13 00:44:09 +000020/* PCI Device Resource Consumption */
21Device (PDRC)
22{
23 Name (_HID, EISAID("PNP0C02"))
24 Name (_UID, 1)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000025
26 // This does not seem to work correctly yet - set values statically for
27 // now.
Stefan Reinauer109ab312009-08-12 16:08:05 +000028
Stefan Reinauer71a3d962009-07-21 21:44:24 +000029 //Name (PDRS, ResourceTemplate() {
30 // Memory32Fixed(ReadWrite, 0x00000000, 0x00004000, RCRB) // RCBA
31 // Memory32Fixed(ReadWrite, 0x00000000, 0x00004000, MCHB) // MCHBAR
32 // Memory32Fixed(ReadWrite, 0x00000000, 0x00001000, DMIB) // DMIBAR
33 // Memory32Fixed(ReadWrite, 0x00000000, 0x00001000, EGPB) // EPBAR
Stefan Reinauer71a3d962009-07-21 21:44:24 +000034 // Memory32Fixed(ReadWrite, 0xfed20000, 0x00070000, ICHB) // Misc ICH
35 //})
36
Stefan Reinauercc46e732009-03-13 00:44:09 +000037 Name (PDRS, ResourceTemplate() {
Angel Ponsb70ff522021-01-28 14:27:46 +010038 Memory32Fixed(ReadWrite, CONFIG_FIXED_RCBA_MMIO_BASE, CONFIG_RCBA_LENGTH)
Angel Pons4299cb42021-01-20 12:32:22 +010039 Memory32Fixed(ReadWrite, CONFIG_FIXED_MCHBAR_MMIO_BASE, 0x00004000)
40 Memory32Fixed(ReadWrite, CONFIG_FIXED_DMIBAR_MMIO_BASE, 0x00001000)
41 Memory32Fixed(ReadWrite, CONFIG_FIXED_EPBAR_MMIO_BASE, 0x00001000)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000042 Memory32Fixed(ReadWrite, 0xfed20000, 0x00020000) // Misc ICH
43 Memory32Fixed(ReadWrite, 0xfed40000, 0x00005000) // Misc ICH
44 Memory32Fixed(ReadWrite, 0xfed45000, 0x0004b000) // Misc ICH
Stefan Reinauercc46e732009-03-13 00:44:09 +000045 })
46
47 // Current Resource Settings
48 Method (_CRS, 0, Serialized)
49 {
Stefan Reinauer71a3d962009-07-21 21:44:24 +000050 //CreateDwordField(PDRS, ^RCRB._BAS, RBR0)
Elyes HAOUASe2983912020-09-10 20:36:14 +020051 //RBR0 = \_SB.PCI0.LPCB.RCBA << 14
Stefan Reinauercc46e732009-03-13 00:44:09 +000052
Stefan Reinauer71a3d962009-07-21 21:44:24 +000053 //CreateDwordField(PDRS, ^MCHB._BAS, MBR0)
Elyes HAOUASe2983912020-09-10 20:36:14 +020054 //MBR0 = \_SB.PCI0.MCHC.MHBR << 14
Stefan Reinauercc46e732009-03-13 00:44:09 +000055
Stefan Reinauer71a3d962009-07-21 21:44:24 +000056 //CreateDwordField(PDRS, ^DMIB._BAS, DBR0)
Elyes HAOUASe2983912020-09-10 20:36:14 +020057 //DBR0 = \_SB.PCI0.MCHC.DMBR << 12
Stefan Reinauercc46e732009-03-13 00:44:09 +000058
Stefan Reinauer71a3d962009-07-21 21:44:24 +000059 //CreateDwordField(PDRS, ^EGPB._BAS, EBR0)
Elyes HAOUASe2983912020-09-10 20:36:14 +020060 //EBR0 = \_SB.PCI0.MCHC.EPBR << 12
Stefan Reinauercc46e732009-03-13 00:44:09 +000061
Stefan Reinauer71a3d962009-07-21 21:44:24 +000062 //CreateDwordField(PDRS, ^PCIE._BAS, PBR0)
Elyes HAOUASe2983912020-09-10 20:36:14 +020063 //PBR0 = \_SB.PCI0.MCHC.PXBR << 26
Stefan Reinauercc46e732009-03-13 00:44:09 +000064
Stefan Reinauer71a3d962009-07-21 21:44:24 +000065 //CreateDwordField(PDRS, ^PCIE._LEN, PSZ0)
Elyes HAOUASe2983912020-09-10 20:36:14 +020066 //PSZ0 = 0x10000000 << \_SB.PCI0.MCHC.PXSZ
Stefan Reinauercc46e732009-03-13 00:44:09 +000067
68 Return(PDRS)
69 }
70}
71
72// PCIe graphics port 0:1.0
Patrick Georgi334328a2012-02-16 19:01:22 +010073#include "peg.asl"
Stefan Reinauercc46e732009-03-13 00:44:09 +000074
75// Integrated graphics 0:2.0
Matt DeVillierc6589ae2020-11-28 13:17:54 -060076#include <drivers/intel/gma/acpi/gfx.asl>
Patrick Georgi334328a2012-02-16 19:01:22 +010077#include "igd.asl"