blob: 8f716dae35d39a8ec53aa0eda179ebd8bff8ed90 [file] [log] [blame]
Angel Ponsfe7c2b92020-02-24 12:01:26 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Angel Ponsfe7c2b92020-02-24 12:01:26 +01002
3#include <bootblock_common.h>
4#include <device/pnp_ops.h>
Angel Ponsfe7c2b92020-02-24 12:01:26 +01005#include <southbridge/intel/bd82x6x/pch.h>
6#include <superio/nuvoton/common/nuvoton.h>
7#include <superio/nuvoton/nct6779d/nct6779d.h>
8
9#define GLOBAL_DEV PNP_DEV(0x2e, 0)
10#define ACPI_DEV PNP_DEV(0x2e, NCT6779D_ACPI)
11
Angel Ponsfe7c2b92020-02-24 12:01:26 +010012void bootblock_mainboard_early_init(void)
13{
14 nuvoton_pnp_enter_conf_state(GLOBAL_DEV);
15
16 /* Select SIO pin states */
17 pnp_write_config(GLOBAL_DEV, 0x1a, 0x00);
18 pnp_write_config(GLOBAL_DEV, 0x1c, 0x71);
19 pnp_write_config(GLOBAL_DEV, 0x1d, 0x0e);
20 pnp_write_config(GLOBAL_DEV, 0x22, 0xd7);
21 pnp_write_config(GLOBAL_DEV, 0x2a, 0x48);
22 pnp_write_config(GLOBAL_DEV, 0x2c, 0x00);
23
24 /* Power RAM in S3 */
25 pnp_set_logical_device(ACPI_DEV);
26 pnp_write_config(ACPI_DEV, 0xe4, 0x10);
27
28 nuvoton_pnp_exit_conf_state(GLOBAL_DEV);
29
30 /* Do not enable UART, the header is not populated by default */
31}