blob: d3539b86e6d093279c7cbd3d362297e17956d691 [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer43b29cf2009-03-06 19:11:52 +00004 * Copyright (C) 2007-2009 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer278534d2008-10-29 04:51:07 +000014 */
15
16#include <console/console.h>
17#include <arch/io.h>
18#include <stdint.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000022#include <stdlib.h>
23#include <string.h>
Stefan Reinauerfd611f92013-02-27 23:45:20 +010024#include <cbmem.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000025#include <cpu/cpu.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070026#include <arch/acpi.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000027#include "i945.h"
28
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020029static int get_pcie_bar(u32 *base)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000030{
Elyes HAOUAS658a9342018-02-08 14:46:22 +010031 struct device *dev;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000032 u32 pciexbar_reg;
33
34 *base = 0;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000035
36 dev = dev_find_slot(0, PCI_DEVFN(0, 0));
37 if (!dev)
38 return 0;
Stefan Reinauer109ab312009-08-12 16:08:05 +000039
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000040 pciexbar_reg = pci_read_config32(dev, PCIEXBAR);
Stefan Reinauer71a3d962009-07-21 21:44:24 +000041
42 if (!(pciexbar_reg & (1 << 0)))
43 return 0;
44
45 switch ((pciexbar_reg >> 1) & 3) {
46 case 0: // 256MB
47 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28));
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020048 return 256;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000049 case 1: // 128M
50 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27));
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020051 return 128;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000052 case 2: // 64M
53 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)|(1 << 26));
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020054 return 64;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000055 }
56
57 return 0;
58}
59
Elyes HAOUAS658a9342018-02-08 14:46:22 +010060static void pci_domain_set_resources(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +000061{
Arthur Heymansf6d14772018-01-26 11:50:04 +010062 uint32_t pci_tolm, tseg_sizek;
63 uint8_t tolud;
Stefan Reinauer278534d2008-10-29 04:51:07 +000064 uint16_t reg16;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030065 unsigned long long tomk, tomk_stolen;
Kyösti Mälkkif7bfc342013-10-18 11:02:46 +030066 uint64_t uma_memory_base = 0, uma_memory_size = 0;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030067 uint64_t tseg_memory_base = 0, tseg_memory_size = 0;
Stefan Reinauer278534d2008-10-29 04:51:07 +000068
Stefan Reinauer71a3d962009-07-21 21:44:24 +000069 /* Can we find out how much memory we can use at most
70 * this way?
71 */
Myles Watson894a3472010-06-09 22:41:35 +000072 pci_tolm = find_pci_tolm(dev->link_list);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000073 printk(BIOS_DEBUG, "pci_tolm: 0x%x\n", pci_tolm);
Stefan Reinauer278534d2008-10-29 04:51:07 +000074
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000075 printk(BIOS_SPEW, "Base of stolen memory: 0x%08x\n",
Paul Menzel355ce382014-05-30 13:58:59 +020076 pci_read_config32(dev_find_slot(0, PCI_DEVFN(2, 0)), BSM));
Stefan Reinauer278534d2008-10-29 04:51:07 +000077
Paul Menzel66f10b12014-05-25 13:50:14 +020078 tolud = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), TOLUD);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000079 printk(BIOS_SPEW, "Top of Low Used DRAM: 0x%08x\n", tolud << 24);
Stefan Reinauer278534d2008-10-29 04:51:07 +000080
81 tomk = tolud << 14;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030082 tomk_stolen = tomk;
Stefan Reinauer278534d2008-10-29 04:51:07 +000083
84 /* Note: subtract IGD device and TSEG */
Kyösti Mälkki15935eb2014-05-31 16:07:14 +030085 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
86 if (!(reg16 & 2)) {
Kyösti Mälkki15935eb2014-05-31 16:07:14 +030087 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
Arthur Heymans874a8f92016-05-19 16:06:09 +020088 int uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Kyösti Mälkki15935eb2014-05-31 16:07:14 +030089
90 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
91 tomk_stolen -= uma_size;
92
93 /* For reserving UMA memory in the memory map */
94 uma_memory_base = tomk_stolen * 1024ULL;
95 uma_memory_size = uma_size * 1024ULL;
96 }
97
Arthur Heymansf6d14772018-01-26 11:50:04 +010098 tseg_sizek = decode_tseg_size(pci_read_config8(dev_find_slot(0,
99 PCI_DEVFN(0, 0)), ESMRAMC)) >> 10;
100 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
101 tomk_stolen -= tseg_sizek;
102 tseg_memory_base = tomk_stolen * 1024ULL;
103 tseg_memory_size = tseg_sizek * 1024ULL;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000104
Stefan Reinauer278534d2008-10-29 04:51:07 +0000105 /* The following needs to be 2 lines, otherwise the second
106 * number is always 0
107 */
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300108 printk(BIOS_INFO, "Available memory: %dK", (uint32_t)tomk_stolen);
109 printk(BIOS_INFO, " (%dM)\n", (uint32_t)(tomk_stolen >> 10));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000110
111 /* Report the memory regions */
112 ram_resource(dev, 3, 0, 640);
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000113 ram_resource(dev, 4, 768, (tomk - 768));
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300114 uma_resource(dev, 5, uma_memory_base >> 10, uma_memory_size >> 10);
115 mmio_resource(dev, 6, tseg_memory_base >> 10, tseg_memory_size >> 10);
116
Myles Watson894a3472010-06-09 22:41:35 +0000117 assign_resources(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000118}
119
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100120static const char *northbridge_acpi_name(const struct device *dev)
121{
122 if (dev->path.type == DEVICE_PATH_DOMAIN)
123 return "PCI0";
124
125 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
126 return NULL;
127
128 switch (dev->path.pci.devfn) {
129 case PCI_DEVFN(0, 0):
130 return "MCHC";
131 }
132
133 return NULL;
134}
135
Stefan Reinauer278534d2008-10-29 04:51:07 +0000136 /* TODO We could determine how many PCIe busses we need in
137 * the bar. For now that number is hardcoded to a max of 64.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000138 * See e7525/northbridge.c for an example.
Stefan Reinauer278534d2008-10-29 04:51:07 +0000139 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000140static struct device_operations pci_domain_ops = {
141 .read_resources = pci_domain_read_resources,
142 .set_resources = pci_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000143 .enable_resources = NULL,
144 .init = NULL,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000145 .scan_bus = pci_domain_scan_bus,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100146 .acpi_name = northbridge_acpi_name,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000147};
148
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100149static void mc_read_resources(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000150{
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200151 u32 pcie_config_base;
152 int buses;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000153
154 pci_dev_read_resources(dev);
155
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200156 buses = get_pcie_bar(&pcie_config_base);
157 if (buses) {
Kyösti Mälkki27198ac2016-12-02 14:38:13 +0200158 struct resource *resource = new_resource(dev, PCIEXBAR);
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200159 mmconf_resource_init(resource, pcie_config_base, buses);
160 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000161}
162
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100163static void intel_set_subsystem(struct device *dev, unsigned int vendor,
Arthur Heymans70a8e342017-03-09 11:30:23 +0100164 unsigned int device)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000165{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000166 if (!vendor || !device) {
167 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
168 pci_read_config32(dev, PCI_VENDOR_ID));
169 } else {
170 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
171 ((device & 0xffff) << 16) | (vendor & 0xffff));
172 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000173}
Stefan Reinauer278534d2008-10-29 04:51:07 +0000174static struct pci_operations intel_pci_ops = {
175 .set_subsystem = intel_set_subsystem,
176};
177
178static struct device_operations mc_ops = {
179 .read_resources = mc_read_resources,
Kyösti Mälkki27198ac2016-12-02 14:38:13 +0200180 .set_resources = pci_dev_set_resources,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000181 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200182 .acpi_fill_ssdt_generator = generate_cpu_entries,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000183 .scan_bus = 0,
184 .ops_pci = &intel_pci_ops,
185};
186
Nico Huber04be6b52016-10-22 20:01:34 +0200187static const unsigned short pci_device_ids[] = {
188 0x2770, /* desktop */
189 0x27a0, 0x27ac, /* mobile */
190 0 };
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100191
Stefan Reinauer278534d2008-10-29 04:51:07 +0000192static const struct pci_driver mc_driver __pci_driver = {
193 .ops = &mc_ops,
194 .vendor = PCI_VENDOR_ID_INTEL,
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100195 .devices = pci_device_ids,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000196};
197
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100198static void cpu_bus_init(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000199{
Myles Watson894a3472010-06-09 22:41:35 +0000200 initialize_cpus(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000201}
202
Stefan Reinauer278534d2008-10-29 04:51:07 +0000203static struct device_operations cpu_bus_ops = {
Edward O'Callaghan9f744622014-10-31 08:12:34 +1100204 .read_resources = DEVICE_NOOP,
205 .set_resources = DEVICE_NOOP,
206 .enable_resources = DEVICE_NOOP,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000207 .init = cpu_bus_init,
208 .scan_bus = 0,
209};
210
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100211static void enable_dev(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000212{
213 /* Set the operations if it is a special bus type */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100214 if (dev->path.type == DEVICE_PATH_DOMAIN)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000215 dev->ops = &pci_domain_ops;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100216 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000217 dev->ops = &cpu_bus_ops;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000218}
219
220struct chip_operations northbridge_intel_i945_ops = {
221 CHIP_NAME("Intel i945 Northbridge")
222 .enable_dev = enable_dev,
223};