blob: 1aaeb3b902e8dbd466c866a73ca340adabdeda2d [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer43b29cf2009-03-06 19:11:52 +00004 * Copyright (C) 2007-2009 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauer278534d2008-10-29 04:51:07 +000018 */
19
20#include <console/console.h>
21#include <arch/io.h>
22#include <stdint.h>
23#include <device/device.h>
24#include <device/pci.h>
25#include <device/pci_ids.h>
26#include <device/hypertransport.h>
27#include <stdlib.h>
28#include <string.h>
Stefan Reinauerfd611f92013-02-27 23:45:20 +010029#include <cbmem.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000030#include <cpu/cpu.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070031#include <arch/acpi.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000032#include "i945.h"
33
Stefan Reinauerde3206a2010-02-22 06:09:43 +000034static int get_pcie_bar(u32 *base, u32 *len)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000035{
36 device_t dev;
37 u32 pciexbar_reg;
38
39 *base = 0;
40 *len = 0;
41
42 dev = dev_find_slot(0, PCI_DEVFN(0, 0));
43 if (!dev)
44 return 0;
Stefan Reinauer109ab312009-08-12 16:08:05 +000045
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000046 pciexbar_reg = pci_read_config32(dev, PCIEXBAR);
Stefan Reinauer71a3d962009-07-21 21:44:24 +000047
48 if (!(pciexbar_reg & (1 << 0)))
49 return 0;
50
51 switch ((pciexbar_reg >> 1) & 3) {
52 case 0: // 256MB
53 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28));
54 *len = 256 * 1024 * 1024;
55 return 1;
56 case 1: // 128M
57 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27));
58 *len = 128 * 1024 * 1024;
59 return 1;
60 case 2: // 64M
61 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)|(1 << 26));
62 *len = 64 * 1024 * 1024;
63 return 1;
64 }
65
66 return 0;
67}
68
Myles Watson25d12132010-09-13 13:14:48 +000069static void add_fixed_resources(struct device *dev, int index)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000070{
Myles Watson25d12132010-09-13 13:14:48 +000071 struct resource *resource;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000072 u32 pcie_config_base, pcie_config_size;
73
Myles Watson25d12132010-09-13 13:14:48 +000074 if (get_pcie_bar(&pcie_config_base, &pcie_config_size)) {
75 printk(BIOS_DEBUG, "Adding PCIe config bar\n");
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030076 resource = new_resource(dev, index++);
Myles Watson25d12132010-09-13 13:14:48 +000077 resource->base = (resource_t) pcie_config_base;
78 resource->size = (resource_t) pcie_config_size;
79 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
80 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
81 }
Stefan Reinauer71a3d962009-07-21 21:44:24 +000082}
83
Stefan Reinauer278534d2008-10-29 04:51:07 +000084static void pci_domain_set_resources(device_t dev)
85{
86 uint32_t pci_tolm;
87 uint8_t tolud, reg8;
88 uint16_t reg16;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030089 unsigned long long tomk, tomk_stolen;
Kyösti Mälkkif7bfc342013-10-18 11:02:46 +030090 uint64_t uma_memory_base = 0, uma_memory_size = 0;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030091 uint64_t tseg_memory_base = 0, tseg_memory_size = 0;
Stefan Reinauer278534d2008-10-29 04:51:07 +000092
Stefan Reinauer71a3d962009-07-21 21:44:24 +000093 /* Can we find out how much memory we can use at most
94 * this way?
95 */
Myles Watson894a3472010-06-09 22:41:35 +000096 pci_tolm = find_pci_tolm(dev->link_list);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000097 printk(BIOS_DEBUG, "pci_tolm: 0x%x\n", pci_tolm);
Stefan Reinauer278534d2008-10-29 04:51:07 +000098
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000099 printk(BIOS_SPEW, "Base of stolen memory: 0x%08x\n",
Paul Menzel355ce382014-05-30 13:58:59 +0200100 pci_read_config32(dev_find_slot(0, PCI_DEVFN(2, 0)), BSM));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000101
Paul Menzel66f10b12014-05-25 13:50:14 +0200102 tolud = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), TOLUD);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000103 printk(BIOS_SPEW, "Top of Low Used DRAM: 0x%08x\n", tolud << 24);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000104
105 tomk = tolud << 14;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300106 tomk_stolen = tomk;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000107
108 /* Note: subtract IGD device and TSEG */
Kyösti Mälkki15935eb2014-05-31 16:07:14 +0300109 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
110 if (!(reg16 & 2)) {
111 int uma_size = 0;
112 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
113 reg16 >>= 4;
114 reg16 &= 7;
115 switch (reg16) {
116 case 1:
117 uma_size = 1024;
118 break;
119 case 3:
120 uma_size = 8192;
121 break;
122 }
123
124 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
125 tomk_stolen -= uma_size;
126
127 /* For reserving UMA memory in the memory map */
128 uma_memory_base = tomk_stolen * 1024ULL;
129 uma_memory_size = uma_size * 1024ULL;
130 }
131
Stefan Reinauer278534d2008-10-29 04:51:07 +0000132 reg8 = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), 0x9e);
133 if (reg8 & 1) {
134 int tseg_size = 0;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000135 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000136 reg8 >>= 1;
137 reg8 &= 3;
138 switch (reg8) {
139 case 0:
140 tseg_size = 1024;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000141 break; /* TSEG = 1M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000142 case 1:
143 tseg_size = 2048;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000144 break; /* TSEG = 2M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000145 case 2:
146 tseg_size = 8192;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000147 break; /* TSEG = 8M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000148 }
149
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000150 printk(BIOS_DEBUG, "%dM\n", tseg_size >> 10);
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300151 tomk_stolen -= tseg_size;
152
153 /* For reserving TSEG memory in the memory map */
154 tseg_memory_base = tomk_stolen * 1024ULL;
155 tseg_memory_size = tseg_size * 1024ULL;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000156 }
157
Stefan Reinauer278534d2008-10-29 04:51:07 +0000158 /* The following needs to be 2 lines, otherwise the second
159 * number is always 0
160 */
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300161 printk(BIOS_INFO, "Available memory: %dK", (uint32_t)tomk_stolen);
162 printk(BIOS_INFO, " (%dM)\n", (uint32_t)(tomk_stolen >> 10));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000163
164 /* Report the memory regions */
165 ram_resource(dev, 3, 0, 640);
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000166 ram_resource(dev, 4, 768, (tomk - 768));
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300167 uma_resource(dev, 5, uma_memory_base >> 10, uma_memory_size >> 10);
168 mmio_resource(dev, 6, tseg_memory_base >> 10, tseg_memory_size >> 10);
169
170 add_fixed_resources(dev, 7);
Myles Watson25d12132010-09-13 13:14:48 +0000171
Myles Watson894a3472010-06-09 22:41:35 +0000172 assign_resources(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000173}
174
Stefan Reinauer278534d2008-10-29 04:51:07 +0000175 /* TODO We could determine how many PCIe busses we need in
176 * the bar. For now that number is hardcoded to a max of 64.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000177 * See e7525/northbridge.c for an example.
Stefan Reinauer278534d2008-10-29 04:51:07 +0000178 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000179static struct device_operations pci_domain_ops = {
180 .read_resources = pci_domain_read_resources,
181 .set_resources = pci_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000182 .enable_resources = NULL,
183 .init = NULL,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000184 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki872c9222013-07-03 09:44:28 +0300185 .ops_pci_bus = pci_bus_default_ops,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000186};
187
188static void mc_read_resources(device_t dev)
189{
190 struct resource *resource;
191
192 pci_dev_read_resources(dev);
193
194 /* So, this is one of the big mysteries in the coreboot resource
195 * allocator. This resource should make sure that the address space
196 * of the PCIe memory mapped config space bar. But it does not.
197 */
198
199 /* We use 0xcf as an unused index for our PCIe bar so that we find it again */
200 resource = new_resource(dev, 0xcf);
201 resource->base = DEFAULT_PCIEXBAR;
202 resource->size = 64 * 1024 * 1024; /* 64MB hard coded PCIe config space */
203 resource->flags =
204 IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
205 IORESOURCE_ASSIGNED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000206 printk(BIOS_DEBUG, "Adding PCIe enhanced config space BAR 0x%08lx-0x%08lx.\n",
Stefan Reinauer30140a52009-03-11 16:20:39 +0000207 (unsigned long)(resource->base), (unsigned long)(resource->base + resource->size));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000208}
209
210static void mc_set_resources(device_t dev)
211{
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000212 struct resource *resource;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000213
214 /* Report the PCIe BAR */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000215 resource = find_resource(dev, 0xcf);
216 if (resource) {
217 report_resource_stored(dev, resource, "<mmconfig>");
218 }
219
220 /* And call the normal set_resources */
221 pci_dev_set_resources(dev);
222}
223
224static void intel_set_subsystem(device_t dev, unsigned vendor, unsigned device)
225{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000226 if (!vendor || !device) {
227 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
228 pci_read_config32(dev, PCI_VENDOR_ID));
229 } else {
230 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
231 ((device & 0xffff) << 16) | (vendor & 0xffff));
232 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000233}
234
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000235#if CONFIG_HAVE_ACPI_RESUME
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000236static void northbridge_init(struct device *dev)
237{
238 switch (pci_read_config32(dev, SKPAD)) {
Sven Schnelled8c68a92011-06-15 09:26:34 +0200239 case SKPAD_NORMAL_BOOT_MAGIC:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000240 printk(BIOS_DEBUG, "Normal boot.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000241 acpi_slp_type=0;
242 break;
Sven Schnelled8c68a92011-06-15 09:26:34 +0200243 case SKPAD_ACPI_S3_MAGIC:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000244 printk(BIOS_DEBUG, "S3 Resume.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000245 acpi_slp_type=3;
246 break;
247 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000248 printk(BIOS_DEBUG, "Unknown boot method, assuming normal.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000249 acpi_slp_type=0;
250 break;
251 }
252}
253#endif
254
Stefan Reinauer278534d2008-10-29 04:51:07 +0000255static struct pci_operations intel_pci_ops = {
256 .set_subsystem = intel_set_subsystem,
257};
258
259static struct device_operations mc_ops = {
260 .read_resources = mc_read_resources,
261 .set_resources = mc_set_resources,
262 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200263 .acpi_fill_ssdt_generator = generate_cpu_entries,
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000264#if CONFIG_HAVE_ACPI_RESUME
265 .init = northbridge_init,
266#endif
Stefan Reinauer278534d2008-10-29 04:51:07 +0000267 .scan_bus = 0,
268 .ops_pci = &intel_pci_ops,
269};
270
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100271static const unsigned short pci_device_ids[] = { 0x27a0, 0x27ac,
272 0 };
273
Stefan Reinauer278534d2008-10-29 04:51:07 +0000274static const struct pci_driver mc_driver __pci_driver = {
275 .ops = &mc_ops,
276 .vendor = PCI_VENDOR_ID_INTEL,
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100277 .devices = pci_device_ids,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000278};
279
280static void cpu_bus_init(device_t dev)
281{
Myles Watson894a3472010-06-09 22:41:35 +0000282 initialize_cpus(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000283}
284
Stefan Reinauer278534d2008-10-29 04:51:07 +0000285static struct device_operations cpu_bus_ops = {
Edward O'Callaghan9f744622014-10-31 08:12:34 +1100286 .read_resources = DEVICE_NOOP,
287 .set_resources = DEVICE_NOOP,
288 .enable_resources = DEVICE_NOOP,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000289 .init = cpu_bus_init,
290 .scan_bus = 0,
291};
292
293static void enable_dev(device_t dev)
294{
295 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800296 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Stefan Reinauer278534d2008-10-29 04:51:07 +0000297 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800298 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Stefan Reinauer278534d2008-10-29 04:51:07 +0000299 dev->ops = &cpu_bus_ops;
300 }
301}
302
303struct chip_operations northbridge_intel_i945_ops = {
304 CHIP_NAME("Intel i945 Northbridge")
305 .enable_dev = enable_dev,
306};