blob: 92f9e6263fdf3ae1d5466d0cb759afbc6b7d6597 [file] [log] [blame]
Nicolas Reinecke29d358e2015-01-31 19:20:50 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 * Copyright (C) 2014 Vladimir Serbinenko
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Nicolas Reinecke29d358e2015-01-31 19:20:50 +010016 */
17
18#include <arch/byteorder.h>
19#include <arch/io.h>
20#include <device/pci_def.h>
21#include <console/console.h>
22#include <northbridge/intel/sandybridge/raminit_native.h>
23#include <southbridge/intel/bd82x6x/pch.h>
24
25void pch_enable_lpc(void)
26{
27 /* EC Decode Range Port60/64, Port62/66 */
28 /* Enable EC, PS/2 Keyboard/Mouse */
29 pci_write_config16(PCH_LPC_DEV, LPC_EN,
30 CNF2_LPC_EN | CNF1_LPC_EN | MC_LPC_EN | KBC_LPC_EN |
31 COMA_LPC_EN);
32
33 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0x7c1601);
34 pci_write_config32(PCH_LPC_DEV, LPC_GEN2_DEC, 0xc15e1);
35 pci_write_config32(PCH_LPC_DEV, LPC_GEN4_DEC, 0x0c06a1);
36
37 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x10);
38
39 pci_write_config32(PCH_LPC_DEV, 0xac, 0x80010000);
40}
41
42void rcba_config(void)
43{
44 /* Disable unused devices (board specific) */
45 RCBA32(FD) = 0x17e81fe3;
46 RCBA32(BUC) = 0;
47}
48
49const struct southbridge_usb_port mainboard_usb_ports[] = {
50 { 1, 0, 0 }, /* P0: , OC 0 */
51 { 1, 1, 1 }, /* P1: (EHCI debug), OC 1 */
52 { 1, 1, 3 }, /* P2: OC 3 */
53 { 1, 0, -1 }, /* P3: no OC */
54 { 1, 2, -1 }, /* P4: no OC */
55 { 1, 1, -1 }, /* P5: no OC */
56 { 1, 1, -1 }, /* P6: no OC */
57 { 0, 1, -1 }, /* P7: empty, no OC */
58 { 1, 1, -1 }, /* P8: smart card reader, no OC */
59 { 1, 0, 5 }, /* P9: (EHCI debug), OC 5 */
60 { 1, 0, -1 }, /* P10: fingerprint reader, no OC */
61 { 1, 1, -1 }, /* P11: bluetooth, no OC. */
62 { 0, 0, -1 }, /* P12: wlan, no OC */
63 { 1, 1, -1 }, /* P13: camera, no OC */
64};
65
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +020066void mainboard_get_spd(spd_raw_data *spd, bool id_only) {
67 read_spd(&spd[0], 0x50, id_only);
68 read_spd(&spd[2], 0x51, id_only);
Nicolas Reinecke29d358e2015-01-31 19:20:50 +010069}
Vladimir Serbinenko609bd942016-01-31 14:00:54 +010070
71void mainboard_early_init(int s3resume) {
72}
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010073
74void mainboard_config_superio(void)
75{
76}