blob: 0c0ea01ce56465904897d190865ea0bae332bf7b [file] [log] [blame]
Duncan Laurie72748002013-10-31 08:26:23 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2013 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#ifndef REG_SCRIPT_H
21#define REG_SCRIPT_H
22
23#include <stdint.h>
24#include <arch/io.h>
25#include <device/device.h>
26#include <device/resource.h>
27
28/*
29 * The reg script library is a way to provide data-driven I/O accesses for
30 * initializing devices. It currently supports PCI, legacy I/O,
31 * memory-mapped I/O, and IOSF accesses.
32 *
33 * In order to simplify things for the developer the following features
34 * are employed:
35 * - Chaining of tables that allow runtime tables to chain to compile-time
36 * tables.
37 * - Notion of current device (device_t) being worked on. This allows for
38 * PCI config, io, and mmio on a particular device's resources.
39 *
40 * Note that when using REG_SCRIPT_COMMAND_NEXT there is an implicit push
41 * and pop of the context. A chained reg_script inherits the previous
42 * context (such as current device), but it does not impact the previous
43 * context in any way.
44 */
45
46enum {
47 REG_SCRIPT_COMMAND_READ,
48 REG_SCRIPT_COMMAND_WRITE,
49 REG_SCRIPT_COMMAND_RMW,
50 REG_SCRIPT_COMMAND_POLL,
51 REG_SCRIPT_COMMAND_SET_DEV,
52 REG_SCRIPT_COMMAND_NEXT,
53 REG_SCRIPT_COMMAND_END,
54};
55
56enum {
57 REG_SCRIPT_TYPE_PCI,
58 REG_SCRIPT_TYPE_IO,
59 REG_SCRIPT_TYPE_MMIO,
60 REG_SCRIPT_TYPE_RES,
61 REG_SCRIPT_TYPE_IOSF,
Duncan Lauriefd461e32013-11-08 23:00:24 -080062 REG_SCRIPT_TYPE_MSR,
Lee Leahy9f5a5c52014-08-29 13:38:59 -070063
64 /* Insert other platform independent values above this comment */
65
66 REG_SCRIPT_TYPE_PLATFORM_BASE = 0x10000
Duncan Laurie72748002013-10-31 08:26:23 -070067};
68
69enum {
70 REG_SCRIPT_SIZE_8,
71 REG_SCRIPT_SIZE_16,
72 REG_SCRIPT_SIZE_32,
Duncan Lauriefd461e32013-11-08 23:00:24 -080073 REG_SCRIPT_SIZE_64,
Duncan Laurie72748002013-10-31 08:26:23 -070074};
75
76struct reg_script {
77 uint32_t command;
78 uint32_t type;
79 uint32_t size;
80 uint32_t reg;
Duncan Lauriefd461e32013-11-08 23:00:24 -080081 uint64_t mask;
82 uint64_t value;
Duncan Laurie72748002013-10-31 08:26:23 -070083 uint32_t timeout;
84 union {
85 uint32_t id;
86 const struct reg_script *next;
87 device_t dev;
88 unsigned int res_index;
89 };
90};
91
Lee Leahy9f5a5c52014-08-29 13:38:59 -070092struct reg_script_context {
93 device_t dev;
94 struct resource *res;
95 const struct reg_script *step;
96};
97
98#ifndef __PRE_RAM__
99struct reg_script_bus_entry {
100 int type;
101 uint64_t (*reg_script_read)(struct reg_script_context *ctx);
102 void (*reg_script_write)(struct reg_script_context *ctx);
103};
104
105/* Get the address and length of the platform bus table */
106const struct reg_script_bus_entry *platform_bus_table(size_t *table_entries);
107
108#endif /* __PRE_RAM */
109
Duncan Laurie72748002013-10-31 08:26:23 -0700110/* Internal helper Macros. */
111
112#define _REG_SCRIPT_ENCODE_RAW(cmd_, type_, size_, reg_, \
113 mask_, value_, timeout_, id_) \
114 { .command = cmd_, \
115 .type = type_, \
116 .size = size_, \
117 .reg = reg_, \
118 .mask = mask_, \
119 .value = value_, \
120 .timeout = timeout_, \
121 .id = id_, \
122 }
123
124#define _REG_SCRIPT_ENCODE_RES(cmd_, type_, res_index_, size_, reg_, \
125 mask_, value_, timeout_) \
126 { .command = cmd_, \
127 .type = type_, \
128 .size = size_, \
129 .reg = reg_, \
130 .mask = mask_, \
131 .value = value_, \
132 .timeout = timeout_, \
133 .res_index = res_index_, \
134 }
135
136/*
137 * PCI
138 */
139
140#define REG_SCRIPT_PCI(cmd_, bits_, reg_, mask_, value_, timeout_) \
141 _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_##cmd_, \
142 REG_SCRIPT_TYPE_PCI, \
143 REG_SCRIPT_SIZE_##bits_, \
144 reg_, mask_, value_, timeout_, 0)
145#define REG_PCI_READ8(reg_) \
146 REG_SCRIPT_PCI(READ, 8, reg_, 0, 0, 0)
147#define REG_PCI_READ16(reg_) \
148 REG_SCRIPT_PCI(READ, 16, reg_, 0, 0, 0)
149#define REG_PCI_READ32(reg_) \
150 REG_SCRIPT_PCI(READ, 32, reg_, 0, 0, 0)
151#define REG_PCI_WRITE8(reg_, value_) \
152 REG_SCRIPT_PCI(WRITE, 8, reg_, 0, value_, 0)
153#define REG_PCI_WRITE16(reg_, value_) \
154 REG_SCRIPT_PCI(WRITE, 16, reg_, 0, value_, 0)
155#define REG_PCI_WRITE32(reg_, value_) \
156 REG_SCRIPT_PCI(WRITE, 32, reg_, 0, value_, 0)
157#define REG_PCI_RMW8(reg_, mask_, value_) \
158 REG_SCRIPT_PCI(RMW, 8, reg_, mask_, value_, 0)
159#define REG_PCI_RMW16(reg_, mask_, value_) \
160 REG_SCRIPT_PCI(RMW, 16, reg_, mask_, value_, 0)
161#define REG_PCI_RMW32(reg_, mask_, value_) \
162 REG_SCRIPT_PCI(RMW, 32, reg_, mask_, value_, 0)
163#define REG_PCI_OR8(reg_, value_) \
164 REG_SCRIPT_PCI(RMW, 8, reg_, 0xff, value_, 0)
165#define REG_PCI_OR16(reg_, value_) \
166 REG_SCRIPT_PCI(RMW, 16, reg_, 0xffff, value_, 0)
167#define REG_PCI_OR32(reg_, value_) \
168 REG_SCRIPT_PCI(RMW, 32, reg_, 0xffffffff, value_, 0)
169#define REG_PCI_POLL8(reg_, mask_, value_, timeout_) \
170 REG_SCRIPT_PCI(POLL, 8, reg_, mask_, value_, timeout_)
171#define REG_PCI_POLL16(reg_, mask_, value_, timeout_) \
172 REG_SCRIPT_PCI(POLL, 16, reg_, mask_, value_, timeout_)
173#define REG_PCI_POLL32(reg_, mask_, value_, timeout_) \
174 REG_SCRIPT_PCI(POLL, 32, reg_, mask_, value_, timeout_)
175
176/*
177 * Legacy IO
178 */
179
180#define REG_SCRIPT_IO(cmd_, bits_, reg_, mask_, value_, timeout_) \
181 _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_##cmd_, \
182 REG_SCRIPT_TYPE_IO, \
183 REG_SCRIPT_SIZE_##bits_, \
184 reg_, mask_, value_, timeout_, 0)
185#define REG_IO_READ8(reg_) \
186 REG_SCRIPT_IO(READ, 8, reg_, 0, 0, 0)
187#define REG_IO_READ16(reg_) \
188 REG_SCRIPT_IO(READ, 16, reg_, 0, 0, 0)
189#define REG_IO_READ32(reg_) \
190 REG_SCRIPT_IO(READ, 32, reg_, 0, 0, 0)
191#define REG_IO_WRITE8(reg_, value_) \
192 REG_SCRIPT_IO(WRITE, 8, reg_, 0, value_, 0)
193#define REG_IO_WRITE16(reg_, value_) \
194 REG_SCRIPT_IO(WRITE, 16, reg_, 0, value_, 0)
195#define REG_IO_WRITE32(reg_, value_) \
196 REG_SCRIPT_IO(WRITE, 32, reg_, 0, value_, 0)
197#define REG_IO_RMW8(reg_, mask_, value_) \
198 REG_SCRIPT_IO(RMW, 8, reg_, mask_, value_, 0)
199#define REG_IO_RMW16(reg_, mask_, value_) \
200 REG_SCRIPT_IO(RMW, 16, reg_, mask_, value_, 0)
201#define REG_IO_RMW32(reg_, mask_, value_) \
202 REG_SCRIPT_IO(RMW, 32, reg_, mask_, value_, 0)
203#define REG_IO_OR8(reg_, value_) \
Duncan Laurie21fd2f42014-04-22 11:14:12 -0700204 REG_IO_RMW8(reg_, 0xff, value_)
Duncan Laurie72748002013-10-31 08:26:23 -0700205#define REG_IO_OR16(reg_, value_) \
Duncan Laurie21fd2f42014-04-22 11:14:12 -0700206 REG_IO_RMW16(reg_, 0xffff, value_)
Duncan Laurie72748002013-10-31 08:26:23 -0700207#define REG_IO_OR32(reg_, value_) \
Duncan Laurie21fd2f42014-04-22 11:14:12 -0700208 REG_IO_RMW32(reg_, 0xffffffff, value_)
Duncan Laurie72748002013-10-31 08:26:23 -0700209#define REG_IO_POLL8(reg_, mask_, value_, timeout_) \
210 REG_SCRIPT_IO(POLL, 8, reg_, mask_, value_, timeout_)
211#define REG_IO_POLL16(reg_, mask_, value_, timeout_) \
212 REG_SCRIPT_IO(POLL, 16, reg_, mask_, value_, timeout_)
213#define REG_IO_POLL32(reg_, mask_, value_, timeout_) \
214 REG_SCRIPT_IO(POLL, 32, reg_, mask_, value_, timeout_)
215
216/*
217 * Memory Mapped IO
218 */
219
220#define REG_SCRIPT_MMIO(cmd_, bits_, reg_, mask_, value_, timeout_) \
221 _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_##cmd_, \
222 REG_SCRIPT_TYPE_MMIO, \
223 REG_SCRIPT_SIZE_##bits_, \
224 reg_, mask_, value_, timeout_, 0)
225#define REG_MMIO_READ8(reg_) \
226 REG_SCRIPT_MMIO(READ, 8, reg_, 0, 0, 0)
227#define REG_MMIO_READ16(reg_) \
228 REG_SCRIPT_MMIO(READ, 16, reg_, 0, 0, 0)
229#define REG_MMIO_READ32(reg_) \
230 REG_SCRIPT_MMIO(READ, 32, reg_, 0, 0, 0)
231#define REG_MMIO_WRITE8(reg_, value_) \
232 REG_SCRIPT_MMIO(WRITE, 8, reg_, 0, value_, 0)
233#define REG_MMIO_WRITE16(reg_, value_) \
234 REG_SCRIPT_MMIO(WRITE, 16, reg_, 0, value_, 0)
235#define REG_MMIO_WRITE32(reg_, value_) \
236 REG_SCRIPT_MMIO(WRITE, 32, reg_, 0, value_, 0)
237#define REG_MMIO_RMW8(reg_, mask_, value_) \
238 REG_SCRIPT_MMIO(RMW, 8, reg_, mask_, value_, 0)
239#define REG_MMIO_RMW16(reg_, mask_, value_) \
240 REG_SCRIPT_MMIO(RMW, 16, reg_, mask_, value_, 0)
241#define REG_MMIO_RMW32(reg_, mask_, value_) \
242 REG_SCRIPT_MMIO(RMW, 32, reg_, mask_, value_, 0)
243#define REG_MMIO_OR8(reg_, value_) \
244 REG_MMIO_RMW8(reg_, 0xff, value_)
245#define REG_MMIO_OR16(reg_, value_) \
246 REG_MMIO_RMW16(reg_, 0xffff, value_)
247#define REG_MMIO_OR32(reg_, value_) \
248 REG_MMIO_RMW32(reg_, 0xffffffff, value_)
249#define REG_MMIO_POLL8(reg_, mask_, value_, timeout_) \
250 REG_SCRIPT_MMIO(POLL, 8, reg_, mask_, value_, timeout_)
251#define REG_MMIO_POLL16(reg_, mask_, value_, timeout_) \
252 REG_SCRIPT_MMIO(POLL, 16, reg_, mask_, value_, timeout_)
253#define REG_MMIO_POLL32(reg_, mask_, value_, timeout_) \
254 REG_SCRIPT_MMIO(POLL, 32, reg_, mask_, value_, timeout_)
255
256/*
257 * Access through a device's resource such as a Base Address Register (BAR)
258 */
259
260#define REG_SCRIPT_RES(cmd_, bits_, bar_, reg_, mask_, value_, timeout_) \
261 _REG_SCRIPT_ENCODE_RES(REG_SCRIPT_COMMAND_##cmd_, \
262 REG_SCRIPT_TYPE_RES, bar_, \
263 REG_SCRIPT_SIZE_##bits_, \
264 reg_, mask_, value_, timeout_)
265#define REG_RES_READ8(bar_, reg_) \
266 REG_SCRIPT_RES(READ, 8, bar_, reg_, 0, 0, 0)
267#define REG_RES_READ16(bar_, reg_) \
268 REG_SCRIPT_RES(READ, 16, bar_, reg_, 0, 0, 0)
269#define REG_RES_READ32(bar_, reg_) \
270 REG_SCRIPT_RES(READ, 32, bar_, reg_, 0, 0, 0)
271#define REG_RES_WRITE8(bar_, reg_, value_) \
272 REG_SCRIPT_RES(WRITE, 8, bar_, reg_, 0, value_, 0)
273#define REG_RES_WRITE16(bar_, reg_, value_) \
274 REG_SCRIPT_RES(WRITE, 16, bar_, reg_, 0, value_, 0)
275#define REG_RES_WRITE32(bar_, reg_, value_) \
276 REG_SCRIPT_RES(WRITE, 32, bar_, reg_, 0, value_, 0)
277#define REG_RES_RMW8(bar_, reg_, mask_, value_) \
278 REG_SCRIPT_RES(RMW, 8, bar_, reg_, mask_, value_, 0)
279#define REG_RES_RMW16(bar_, reg_, mask_, value_) \
280 REG_SCRIPT_RES(RMW, 16, bar_, reg_, mask_, value_, 0)
281#define REG_RES_RMW32(bar_, reg_, mask_, value_) \
282 REG_SCRIPT_RES(RMW, 32, bar_, reg_, mask_, value_, 0)
283#define REG_RES_OR8(bar_, reg_, value_) \
284 REG_RES_RMW8(bar_, reg_, 0xff, value_)
285#define REG_RES_OR16(bar_, reg_, value_) \
286 REG_RES_RMW16(bar_, reg_, 0xffff, value_)
287#define REG_RES_OR32(bar_, reg_, value_) \
288 REG_RES_RMW32(bar_, reg_, 0xffffffff, value_)
289#define REG_RES_POLL8(bar_, reg_, mask_, value_, timeout_) \
290 REG_SCRIPT_RES(POLL, 8, bar_, reg_, mask_, value_, timeout_)
291#define REG_RES_POLL16(bar_, reg_, mask_, value_, timeout_) \
292 REG_SCRIPT_RES(POLL, 16, bar_, reg_, mask_, value_, timeout_)
293#define REG_RES_POLL32(bar_, reg_, mask_, value_, timeout_) \
294 REG_SCRIPT_RES(POLL, 32, bar_, reg_, mask_, value_, timeout_)
295
Lee Leahy9f5a5c52014-08-29 13:38:59 -0700296
297#if CONFIG_SOC_INTEL_BAYTRAIL
Duncan Laurie72748002013-10-31 08:26:23 -0700298/*
299 * IO Sideband Function
300 */
301
302#define REG_SCRIPT_IOSF(cmd_, unit_, reg_, mask_, value_, timeout_) \
303 _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_##cmd_, \
304 REG_SCRIPT_TYPE_IOSF, \
305 REG_SCRIPT_SIZE_32, \
306 reg_, mask_, value_, timeout_, unit_)
307#define REG_IOSF_READ(unit_, reg_) \
308 REG_SCRIPT_IOSF(READ, unit_, reg_, 0, 0, 0)
309#define REG_IOSF_WRITE(unit_, reg_, value_) \
310 REG_SCRIPT_IOSF(WRITE, unit_, reg_, 0, value_, 0)
311#define REG_IOSF_RMW(unit_, reg_, mask_, value_) \
312 REG_SCRIPT_IOSF(RMW, unit_, reg_, mask_, value_, 0)
313#define REG_IOSF_OR(unit_, reg_, value_) \
314 REG_IOSF_RMW(unit_, reg_, 0xffffffff, value_)
315#define REG_IOSF_POLL(unit_, reg_, mask_, value_, timeout_) \
316 REG_SCRIPT_IOSF(POLL, unit_, reg_, mask_, value_, timeout_)
Lee Leahy9f5a5c52014-08-29 13:38:59 -0700317#endif /* CONFIG_SOC_INTEL_BAYTRAIL */
Duncan Laurie72748002013-10-31 08:26:23 -0700318
319/*
Duncan Lauriefd461e32013-11-08 23:00:24 -0800320 * CPU Model Specific Register
321 */
322
323#define REG_SCRIPT_MSR(cmd_, reg_, mask_, value_, timeout_) \
324 _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_##cmd_, \
325 REG_SCRIPT_TYPE_MSR, \
326 REG_SCRIPT_SIZE_64, \
327 reg_, mask_, value_, timeout_, 0)
328#define REG_MSR_READ(reg_) \
329 REG_SCRIPT_MSR(READ, reg_, 0, 0, 0)
330#define REG_MSR_WRITE(reg_, value_) \
331 REG_SCRIPT_MSR(WRITE, reg_, 0, value_, 0)
332#define REG_MSR_RMW(reg_, mask_, value_) \
333 REG_SCRIPT_MSR(RMW, reg_, mask_, value_, 0)
334#define REG_MSR_OR(reg_, value_) \
335 REG_MSR_RMW(reg_, -1ULL, value_)
336#define REG_MSR_POLL(reg_, mask_, value_, timeout_) \
337 REG_SCRIPT_MSR(POLL, reg_, mask_, value_, timeout_)
338
339/*
Duncan Laurie72748002013-10-31 08:26:23 -0700340 * Chain to another table.
341 */
342#define REG_SCRIPT_NEXT(next_) \
343 { .command = REG_SCRIPT_COMMAND_NEXT, \
344 .next = next_, \
345 }
346
347/*
348 * Set current device
349 */
350#define REG_SCRIPT_SET_DEV(dev_) \
351 { .command = REG_SCRIPT_COMMAND_SET_DEV, \
352 .dev = dev_, \
353 }
354
355/*
356 * Last script entry. All tables need to end with REG_SCRIPT_END.
357 */
358#define REG_SCRIPT_END \
359 _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_END, 0, 0, 0, 0, 0, 0, 0)
360
361void reg_script_run(const struct reg_script *script);
Aaron Durbind86f0b72013-12-10 17:09:40 -0800362void reg_script_run_on_dev(device_t dev, const struct reg_script *step);
Duncan Laurie72748002013-10-31 08:26:23 -0700363
364#endif /* REG_SCRIPT_H */