blob: be06d8ec95adc802d77246900432f2b2e1c65e94 [file] [log] [blame]
Anton Kochkov7c634ae2011-06-20 23:14:22 +04001/*
2 * This file is part of msrtool.
3 *
4 * Copyright (C) 2011 Anton Kochkov <anton.kochkov@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Anton Kochkov7c634ae2011-06-20 23:14:22 +040014 */
15
16#include "msrtool.h"
17
Anton Kochkov59b36f12012-07-21 07:29:48 +040018int intel_pentium4_later_probe(const struct targetdef *target, const struct cpuid_t *id) {
Anton Kochkovffbbecc2012-07-04 07:31:37 +040019 return ((0xf == id->family) && (
20 (0x3 == id->model) ||
21 (0x4 == id->model)
22 ));
Anton Kochkov7c634ae2011-06-20 23:14:22 +040023}
24
25const struct msrdef intel_pentium4_later_msrs[] = {
26 {0x0, MSRTYPE_RDWR, MSR2(0,0), "IA32_P5_MC_ADDR", "", {
27 { BITS_EOT }
28 }},
29 {0x1, MSRTYPE_RDWR, MSR2(0,0), "IA32_P5_MC_TYPE", "", {
30 { BITS_EOT }
31 }},
32 {0x6, MSRTYPE_RDWR, MSR2(0,0), "IA32_MONITOR_FILTER_LINE_SIZE", "", {
33 { BITS_EOT }
34 }},
35 {0x17, MSRTYPE_RDWR, MSR2(0,0), "IA32_PLATFORM_ID", "", {
36 { BITS_EOT }
37 }},
38 {0x2a, MSRTYPE_RDWR, MSR2(0,0), "MSR_EBC_HARD_POWERON", "", {
39 { BITS_EOT }
40 }},
41 {0x2b, MSRTYPE_RDWR, MSR2(0,0), "MSR_EBC_SOFT_POWRON", "", {
42 { BITS_EOT }
43 }},
44 {0x2c, MSRTYPE_RDWR, MSR2(0,0), "MSR_EBC_FREQUENCY_ID", "", {
45 { BITS_EOT }
46 }},
47 {0x19c, MSRTYPE_RDWR, MSR2(0,0), "IA32_THERM_STATUS", "", {
48 { BITS_EOT }
49 }},
50 {0x19d, MSRTYPE_RDWR, MSR2(0,0), "MSR_THERM2_CTL", "", {
51 { BITS_EOT }
52 }},
53 {0x1a0, MSRTYPE_RDWR, MSR2(0,0), "IA32_MISC_ENABLE", "", {
54 { BITS_EOT }
55 }},
56 {0x1a1, MSRTYPE_RDWR, MSR2(0,0), "MSR_PLATFORM_BRV", "", {
57 { BITS_EOT }
58 }},
59 {0x200, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE0", "", {
60 { BITS_EOT }
61 }},
62 {0x201, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK0", "", {
63 { BITS_EOT }
64 }},
65 {0x202, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE1", "", {
66 { BITS_EOT }
67 }},
68 {0x203, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK1", "", {
69 { BITS_EOT }
70 }},
71 {0x204, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE2", "", {
72 { BITS_EOT }
73 }},
74 {0x205, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK2", "", {
75 { BITS_EOT }
76 }},
77 {0x206, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE3", "", {
78 { BITS_EOT }
79 }},
80 {0x207, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK3", "", {
81 { BITS_EOT }
82 }},
83 {0x208, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE4", "", {
84 { BITS_EOT }
85 }},
86 {0x209, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK4", "", {
87 { BITS_EOT }
88 }},
89 {0x20a, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE5", "", {
90 { BITS_EOT }
91 }},
92 {0x20b, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK5", "", {
93 { BITS_EOT }
94 }},
95 {0x20c, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE6", "", {
96 { BITS_EOT }
97 }},
98 {0x20d, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK6", "", {
99 { BITS_EOT }
100 }},
101 {0x20e, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSBASE7", "", {
102 { BITS_EOT }
103 }},
104 {0x20f, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_PHYSMASK7", "", {
105 { BITS_EOT }
106 }},
107 {0x250, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX64K_00000", "", {
108 { BITS_EOT }
109 }},
110 {0x258, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX16K_80000", "", {
111 { BITS_EOT }
112 }},
113 {0x259, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX16K_A0000", "", {
114 { BITS_EOT }
115 }},
116 {0x268, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_C0000", "", {
117 { BITS_EOT }
118 }},
119 {0x269, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_C8000", "", {
120 { BITS_EOT }
121 }},
122 {0x26a, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_D0000", "", {
123 { BITS_EOT }
124 }},
125 {0x26b, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_D8000", "", {
126 { BITS_EOT }
127 }},
128 {0x26c, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_E0000", "", {
129 { BITS_EOT }
130 }},
131 {0x26d, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_E8000", "", {
132 { BITS_EOT }
133 }},
134 {0x26e, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_F0000", "", {
135 { BITS_EOT }
136 }},
137 {0x26f, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_FIX4K_F8000", "", {
138 { BITS_EOT }
139 }},
140 {0x2ff, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRR_DEF_TYPE", "", {
141 { BITS_EOT }
142 }},
143 {0x300, MSRTYPE_RDWR, MSR2(0,0), "MSR_BPU_COUNTER0", "", {
144 { BITS_EOT }
145 }},
146 {0x301, MSRTYPE_RDWR, MSR2(0,0), "MSR_BPU_COUNTER1", "", {
147 { BITS_EOT }
148 }},
149 {0x302, MSRTYPE_RDWR, MSR2(0,0), "MSR_BPU_COUNTER2", "", {
150 { BITS_EOT }
151 }},
152 {0x303, MSRTYPE_RDWR, MSR2(0,0), "MSR_BPU_COUNTER3", "", {
153 { BITS_EOT }
154 }},
155 {0x400, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC0_CTL", "", {
156 { BITS_EOT }
157 }},
158 {0x401, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC0_STATUS", "", {
159 { BITS_EOT }
160 }},
161 {0x402, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC0_ADDR", "", {
162 { BITS_EOT }
163 }},
164 {0x403, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC0_MISC", "", {
165 { BITS_EOT }
166 }},
167 {0x404, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC1_CTL", "", {
168 { BITS_EOT }
169 }},
170 {0x405, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC1_STATUS", "", {
171 { BITS_EOT }
172 }},
173 {0x406, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC1_ADDR", "", {
174 { BITS_EOT }
175 }},
176 {0x407, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC1_MISC", "", {
177 { BITS_EOT }
178 }},
179 {0x408, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC2_CTL", "", {
180 { BITS_EOT }
181 }},
182 {0x409, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC2_STATUS", "", {
183 { BITS_EOT }
184 }},
185 {0x40a, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC2_ADDR", "", {
186 { BITS_EOT }
187 }},
188 {0x40b, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC2_MISC", "", {
189 { BITS_EOT }
190 }},
191 {0x40c, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC3_CTL", "", {
192 { BITS_EOT }
193 }},
194 {0x40d, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC3_STATUS", "", {
195 { BITS_EOT }
196 }},
197 {0x40e, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC3_ADDR", "", {
198 { BITS_EOT }
199 }},
200 {0x40f, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC3_MISC", "", {
201 { BITS_EOT }
202 }},
203 {0x410, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC4_CTL", "", {
204 { BITS_EOT }
205 }},
206 {0x411, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC4_STATUS", "", {
207 { BITS_EOT }
208 }},
209 {0x412, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC4_ADDR", "", {
210 { BITS_EOT }
211 }},
212 {0x413, MSRTYPE_RDWR, MSR2(0,0), "IA32_MC4_MISC", "", {
213 { BITS_EOT }
214 }},
215 {0x10, MSRTYPE_RDWR, MSR2(0,0), "IA32_TIME_STAMP_COUNTER", "", {
216 { BITS_EOT }
217 }},
218 {0x1b, MSRTYPE_RDWR, MSR2(0,0), "IA32_APIC_BASE", "", {
219 { BITS_EOT }
220 }},
221 {0x3a, MSRTYPE_RDWR, MSR2(0,0), "IA32_FEATURE_CONTROL", "", {
222 { BITS_EOT }
223 }},
224 {0x8b, MSRTYPE_RDWR, MSR2(0,0), "IA32_BIOS_SIGN_ID", "", {
225 { BITS_EOT }
226 }},
227 {0x9b, MSRTYPE_RDWR, MSR2(0,0), "IA32_SMM_MONITOR_CTL", "", {
228 { BITS_EOT }
229 }},
230 {0xfe, MSRTYPE_RDWR, MSR2(0,0), "IA32_MTRRCAP", "", {
231 { BITS_EOT }
232 }},
233 {0x174, MSRTYPE_RDWR, MSR2(0,0), "IA32_SYSENTER_CS", "", {
234 { BITS_EOT }
235 }},
236 {0x175, MSRTYPE_RDWR, MSR2(0,0), "IA32_SYSENTER_ESP", "", {
237 { BITS_EOT }
238 }},
239 {0x176, MSRTYPE_RDWR, MSR2(0,0), "IA32_SYSENTER_EIP", "", {
240 { BITS_EOT }
241 }},
242 {0x179, MSRTYPE_RDWR, MSR2(0,0), "IA32_MCG_CAP", "", {
243 { BITS_EOT }
244 }},
245 {0x17a, MSRTYPE_RDWR, MSR2(0,0), "IA32_MCG_STATUS", "", {
246 { BITS_EOT }
247 }},
248 {0x180, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RAX", "", {
249 { BITS_EOT }
250 }},
251 {0x181, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RBX", "", {
252 { BITS_EOT }
253 }},
254 {0x182, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RCX", "", {
255 { BITS_EOT }
256 }},
257 {0x183, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RDX", "", {
258 { BITS_EOT }
259 }},
260 {0x184, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RSI", "", {
261 { BITS_EOT }
262 }},
263 {0x185, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RDI", "", {
264 { BITS_EOT }
265 }},
266 {0x186, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RBP", "", {
267 { BITS_EOT }
268 }},
269 {0x187, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RSP", "", {
270 { BITS_EOT }
271 }},
272 {0x188, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RFLAGS", "", {
273 { BITS_EOT }
274 }},
275 {0x189, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_RIP", "", {
276 { BITS_EOT }
277 }},
278 {0x18a, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_MISC", "", {
279 { BITS_EOT }
280 }},
281 {0x190, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R8", "", {
282 { BITS_EOT }
283 }},
284 {0x191, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R9", "", {
285 { BITS_EOT }
286 }},
287 {0x192, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R10", "", {
288 { BITS_EOT }
289 }},
290 {0x193, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R11", "", {
291 { BITS_EOT }
292 }},
293 {0x194, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R12", "", {
294 { BITS_EOT }
295 }},
296 {0x195, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R13", "", {
297 { BITS_EOT }
298 }},
299 {0x196, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R14", "", {
300 { BITS_EOT }
301 }},
302 {0x197, MSRTYPE_RDWR, MSR2(0,0), "MSR_MCG_R15", "", {
303 { BITS_EOT }
304 }},
305 {0x198, MSRTYPE_RDWR, MSR2(0,0), "IA32_PERF_STATUS", "", {
306 { BITS_EOT }
307 }},
308 {0x199, MSRTYPE_RDWR, MSR2(0,0), "IA32_PERF_CTL", "", {
309 { BITS_EOT }
310 }},
311 {0x19a, MSRTYPE_RDWR, MSR2(0,0), "IA32_CLOCK_MODULATION", "", {
312 { BITS_EOT }
313 }},
314 {0x19b, MSRTYPE_RDWR, MSR2(0,0), "IA32_THERM_INTERRUPT", "", {
315 { BITS_EOT }
316 }},
317 {0x1a0, MSRTYPE_RDWR, MSR2(0,0), "IA32_MISC_ENABLE", "", {
318 { BITS_EOT }
319 }},
320 {0x1d7, MSRTYPE_RDWR, MSR2(0,0), "MSR_LER_FROM_LIP", "", {
321 { BITS_EOT }
322 }},
323 {0x1d8, MSRTYPE_RDWR, MSR2(0,0), "MSR_LER_TO_LIP", "", {
324 { BITS_EOT }
325 }},
326 {0x1d9, MSRTYPE_RDWR, MSR2(0,0), "MSR_DEBUGCTLA", "", {
327 { BITS_EOT }
328 }},
329 {0x1da, MSRTYPE_RDWR, MSR2(0,0), "MSR_LASTBRANCH_TOS", "", {
330 { BITS_EOT }
331 }},
332 {0x277, MSRTYPE_RDWR, MSR2(0,0), "IA32_PAT", "", {
333 { BITS_EOT }
334 }},
335 {0x600, MSRTYPE_RDWR, MSR2(0,0), "IA32_DS_AREA", "", {
336 { BITS_EOT }
337 }},
338 { MSR_EOT }
339};