blob: 93e59a48f4594bdfe8dcc131f8fb1783b0facbb5 [file] [log] [blame]
Jens Rottmann16644042013-03-01 17:12:56 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Jens Rottmann16644042013-03-01 17:12:56 +010014 */
15
16#include "AGESA.h"
17#include "amdlib.h"
18#include "Ids.h"
19#include "heapManager.h"
20#include "PlatformGnbPcieComplex.h"
21#include "Filecode.h"
Jens Rottmann16644042013-03-01 17:12:56 +010022
Edward O'Callaghan8864e1c2014-04-30 23:13:08 +100023#include <string.h>
Kyösti Mälkki34ad72c2014-10-21 13:43:46 +030024#include <northbridge/amd/agesa/agesawrapper.h>
Edward O'Callaghan8864e1c2014-04-30 23:13:08 +100025
Jens Rottmann16644042013-03-01 17:12:56 +010026#define FILECODE PROC_RECOVERY_MEM_NB_ON_MRNON_FILECODE
27
28/*---------------------------------------------------------------------------------------*/
29/**
30 * OemCustomizeInitEarly
31 *
32 * Description:
33 * This stub function will call the host environment through the binary block
34 * interface (call-out port) to provide a user hook opportunity
35 *
36 * Parameters:
Jens Rottmann16644042013-03-01 17:12:56 +010037 * @param[in] *InitEarly
38 *
39 * @retval VOID
40 *
41 **/
42/*---------------------------------------------------------------------------------------*/
Kyösti Mälkki6e74b2c2014-12-16 07:34:58 +020043
44static AGESA_STATUS OemInitEarly(AMD_EARLY_PARAMS * InitEarly)
Jens Rottmann16644042013-03-01 17:12:56 +010045{
46 AGESA_STATUS Status;
47 VOID *BrazosPcieComplexListPtr;
48 VOID *BrazosPciePortPtr;
49 VOID *BrazosPcieDdiPtr;
50
51 ALLOCATE_HEAP_PARAMS AllocHeapParams;
52
53PCIe_PORT_DESCRIPTOR PortList [] = {
54 // Initialize Port descriptor (PCIe port, Lanes 4, PCI Device Number 4, ...)
55 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030056 0,
Jens Rottmann16644042013-03-01 17:12:56 +010057 PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 4, 4),
Jens Rottmann68c9f2b2013-03-01 17:20:42 +010058 PCIE_PORT_DATA_INITIALIZER (GNB_GPP_PORT4_PORT_PRESENT, GNB_GPP_PORT4_CHANNEL_TYPE, 4, GNB_GPP_PORT4_HOTPLUG_SUPPORT, GNB_GPP_PORT4_SPEED_MODE, GNB_GPP_PORT4_SPEED_MODE, GNB_GPP_PORT4_LINK_ASPM, 0)
Jens Rottmann16644042013-03-01 17:12:56 +010059 },
60 // Initialize Port descriptor (PCIe port, Lanes 5, PCI Device Number 5, ...)
61 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030062 0,
Jens Rottmann16644042013-03-01 17:12:56 +010063 PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 5, 5),
Jens Rottmann68c9f2b2013-03-01 17:20:42 +010064 PCIE_PORT_DATA_INITIALIZER (GNB_GPP_PORT5_PORT_PRESENT, GNB_GPP_PORT5_CHANNEL_TYPE, 5, GNB_GPP_PORT5_HOTPLUG_SUPPORT, GNB_GPP_PORT5_SPEED_MODE, GNB_GPP_PORT5_SPEED_MODE, GNB_GPP_PORT5_LINK_ASPM, 0)
Jens Rottmann16644042013-03-01 17:12:56 +010065 },
66 // Initialize Port descriptor (PCIe port, Lanes 6, PCI Device Number 6, ...)
67 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030068 0,
Jens Rottmann16644042013-03-01 17:12:56 +010069 PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 6, 6),
Jens Rottmann68c9f2b2013-03-01 17:20:42 +010070 PCIE_PORT_DATA_INITIALIZER (GNB_GPP_PORT6_PORT_PRESENT, GNB_GPP_PORT6_CHANNEL_TYPE, 6, GNB_GPP_PORT6_HOTPLUG_SUPPORT, GNB_GPP_PORT6_SPEED_MODE, GNB_GPP_PORT6_SPEED_MODE, GNB_GPP_PORT6_LINK_ASPM, 0)
Jens Rottmann16644042013-03-01 17:12:56 +010071 },
72 // Initialize Port descriptor (PCIe port, Lanes 7, PCI Device Number 7, ...)
73 {
74 0,
75 PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 7, 7),
76 PCIE_PORT_DATA_INITIALIZER (GNB_GPP_PORT7_PORT_PRESENT, GNB_GPP_PORT7_CHANNEL_TYPE, 7, GNB_GPP_PORT7_HOTPLUG_SUPPORT, GNB_GPP_PORT7_SPEED_MODE, GNB_GPP_PORT7_SPEED_MODE, GNB_GPP_PORT7_LINK_ASPM, 0)
77 },
78 // Initialize Port descriptor (PCIe port, Lanes 8, PCI Device Number 8, ...)
79 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030080 DESCRIPTOR_TERMINATE_LIST,
Jens Rottmann16644042013-03-01 17:12:56 +010081 PCIE_ENGINE_DATA_INITIALIZER (PciePortEngine, 0, 3),
82 PCIE_PORT_DATA_INITIALIZER (GNB_GPP_PORT8_PORT_PRESENT, GNB_GPP_PORT8_CHANNEL_TYPE, 8, GNB_GPP_PORT8_HOTPLUG_SUPPORT, GNB_GPP_PORT8_SPEED_MODE, GNB_GPP_PORT8_SPEED_MODE, GNB_GPP_PORT8_LINK_ASPM, 0)
83 }
84};
85
86PCIe_DDI_DESCRIPTOR DdiList [] = {
87 // Initialize Ddi descriptor (DDI interface Lanes 8:11, DdA, ...)
88 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030089 0,
Jens Rottmann16644042013-03-01 17:12:56 +010090 PCIE_ENGINE_DATA_INITIALIZER (PcieDdiEngine, 8, 11),
91 //PCIE_DDI_DATA_INITIALIZER (ConnectorTypeDP, Aux1, Hdp1)
Jens Rottmann68c9f2b2013-03-01 17:20:42 +010092 {ConnectorTypeAutoDetect, Aux1, Hdp1}
Jens Rottmann16644042013-03-01 17:12:56 +010093 },
94 // Initialize Ddi descriptor (DDI interface Lanes 12:15, DdB, ...)
95 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030096 DESCRIPTOR_TERMINATE_LIST,
Jens Rottmann16644042013-03-01 17:12:56 +010097 PCIE_ENGINE_DATA_INITIALIZER (PcieDdiEngine, 12, 15),
98 //PCIE_DDI_DATA_INITIALIZER (ConnectorTypeDP, Aux2, Hdp2)
Jens Rottmann68c9f2b2013-03-01 17:20:42 +010099 {ConnectorTypeAutoDetect, Aux2, Hdp2}
Jens Rottmann16644042013-03-01 17:12:56 +0100100 }
101};
102
103PCIe_COMPLEX_DESCRIPTOR Brazos = {
104 DESCRIPTOR_TERMINATE_LIST,
105 0,
106 &PortList[0],
107 &DdiList[0]
108};
109
110 // GNB PCIe topology Porting
111
112 //
113 // Allocate buffer for PCIe_COMPLEX_DESCRIPTOR , PCIe_PORT_DESCRIPTOR and PCIe_DDI_DESCRIPTOR
114 //
Paul Menzeld1892292013-05-14 10:06:47 +0200115 AllocHeapParams.RequestedBufferSize = sizeof(Brazos) + sizeof(PortList) + sizeof(DdiList);
Jens Rottmann16644042013-03-01 17:12:56 +0100116
117 AllocHeapParams.BufferHandle = AMD_MEM_MISC_HANDLES_START;
118 AllocHeapParams.Persist = HEAP_LOCAL_CACHE;
119 Status = HeapAllocateBuffer (&AllocHeapParams, &InitEarly->StdHeader);
Kyösti Mälkki1ef67e12014-12-16 16:45:52 +0200120 ASSERT(Status == AGESA_SUCCESS);
Jens Rottmann16644042013-03-01 17:12:56 +0100121
122 BrazosPcieComplexListPtr = (PCIe_COMPLEX_DESCRIPTOR *) AllocHeapParams.BufferPtr;
123
Paul Menzeld1892292013-05-14 10:06:47 +0200124 AllocHeapParams.BufferPtr += sizeof(Brazos);
Jens Rottmann16644042013-03-01 17:12:56 +0100125 BrazosPciePortPtr = (PCIe_PORT_DESCRIPTOR *)AllocHeapParams.BufferPtr;
126
Paul Menzeld1892292013-05-14 10:06:47 +0200127 AllocHeapParams.BufferPtr += sizeof(PortList);
Jens Rottmann16644042013-03-01 17:12:56 +0100128 BrazosPcieDdiPtr = (PCIe_DDI_DESCRIPTOR *) AllocHeapParams.BufferPtr;
129
Edward O'Callaghan8864e1c2014-04-30 23:13:08 +1000130 memcpy(BrazosPcieComplexListPtr, &Brazos, sizeof(Brazos));
131 memcpy(BrazosPciePortPtr, &PortList[0], sizeof(PortList));
132 memcpy(BrazosPcieDdiPtr, &DdiList[0], sizeof(DdiList));
Jens Rottmann16644042013-03-01 17:12:56 +0100133
134
135 ((PCIe_COMPLEX_DESCRIPTOR*)BrazosPcieComplexListPtr)->PciePortList = (PCIe_PORT_DESCRIPTOR*)BrazosPciePortPtr;
136 ((PCIe_COMPLEX_DESCRIPTOR*)BrazosPcieComplexListPtr)->DdiLinkList = (PCIe_DDI_DESCRIPTOR*)BrazosPcieDdiPtr;
137
138 InitEarly->GnbConfig.PcieComplexList = BrazosPcieComplexListPtr;
139 InitEarly->GnbConfig.PsppPolicy = 0;
Kyösti Mälkki6e74b2c2014-12-16 07:34:58 +0200140 return AGESA_SUCCESS;
Jens Rottmann16644042013-03-01 17:12:56 +0100141}
Kyösti Mälkki6e74b2c2014-12-16 07:34:58 +0200142
143const struct OEM_HOOK OemCustomize = {
144 .InitEarly = OemInitEarly,
145};