blob: 660e3b034a455f97918dc7fe1adb7494c39129df [file] [log] [blame]
Patrick Rudolph6308e0e2018-03-27 16:06:34 +02001##
2## This file is part of the coreboot project.
3##
4## Copyright (C) 2018 Patrick Rudolph <siro@das-labor.org>
5##
6## This program is free software; you can redistribute it and/or
7## modify it under the terms of the GNU General Public License as
8## published by the Free Software Foundation; version 2 of
9## the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16
17chip northbridge/intel/sandybridge
18 register "gfx.did" = "{ 0x80000100, 0x80000240, 0x80000410 }"
19 register "gfx.link_frequency_270_mhz" = "0"
20 register "gfx.ndid" = "3"
21 register "gfx.use_spread_spectrum_clock" = "0"
22 register "gpu_dp_b_hotplug" = "0"
23 register "gpu_dp_c_hotplug" = "0"
24 register "gpu_dp_d_hotplug" = "0"
25
26 device cpu_cluster 0x0 on
Patrick Rudolph6308e0e2018-03-27 16:06:34 +020027 chip cpu/intel/model_206ax
28 register "c1_acpower" = "1"
29 register "c1_battery" = "1"
30 register "c2_acpower" = "3"
31 register "c2_battery" = "3"
32 register "c3_acpower" = "5"
33 register "c3_battery" = "5"
Arthur Heymans7e6946a2019-01-21 17:55:02 +010034 device lapic 0x0 on end
Arthur Heymansb3f23232019-01-21 17:48:55 +010035 device lapic 0xacac off end
Patrick Rudolph6308e0e2018-03-27 16:06:34 +020036 end
37 end
38
39 register "pci_mmio_size" = "2048"
40
41 device domain 0x0 on
Angel Ponsa0a3eab2020-01-01 20:52:11 +010042 subsystemid 0x103c 0x1495 inherit
43
Patrick Rudolph6308e0e2018-03-27 16:06:34 +020044 chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
45 register "c2_latency" = "0x0065"
46 register "docking_supported" = "0"
47 register "gen1_dec" = "0x00fc0601"
48 register "gen2_dec" = "0x00fc0801"
Patrick Rudolph6308e0e2018-03-27 16:06:34 +020049 register "pcie_hotplug_map" = "{ 0, 0, 0, 0, 0, 0, 0, 0 }"
50 register "pcie_port_coalesce" = "1"
51 register "sata_interface_speed_support" = "0x3"
Patrick Rudolphd3798402018-11-27 10:36:33 +010052 register "sata_port_map" = "0xf"
Patrick Rudolph6308e0e2018-03-27 16:06:34 +020053 register "spi_lvscc" = "0x2005"
54 register "spi_uvscc" = "0x0"
Angel Ponsa0a3eab2020-01-01 20:52:11 +010055
56 device pci 16.0 on end # Management Engine Interface 1
57 device pci 16.1 off end # Management Engine Interface 2
58 device pci 16.2 off end # Management Engine IDE-R
59 device pci 16.3 on end # Management Engine KT
60 device pci 19.0 on end # Intel Gigabit Ethernet
61 device pci 1a.0 on end # USB2 EHCI #2
62 device pci 1b.0 on end # High Definition Audio Audio controller
63 device pci 1c.0 on end # PCIe Port #1
64 device pci 1c.1 off end # PCIe Port #2
65 device pci 1c.2 off end # PCIe Port #3
66 device pci 1c.3 off end # PCIe Port #4
67 device pci 1c.4 on end # PCIe Port #5
68 device pci 1c.5 off end # PCIe Port #6
69 device pci 1c.6 on end # PCIe Port #7
70 device pci 1c.7 on end # PCIe Port #8
71 device pci 1d.0 on end # USB2 EHCI #1
72 device pci 1e.0 on end # PCI bridge
73 device pci 1f.0 on # LPC bridge PCI-LPC bridge
Patrick Rudolph6308e0e2018-03-27 16:06:34 +020074 chip superio/nuvoton/npcd378
75 device pnp 2e.0 off end # Floppy
76 device pnp 2e.1 on # Parallel port
77 # global
78
79 # serialice: Vendor writes:
80 irq 0x14 = 0x9c
81 irq 0x1c = 0xa8
82 irq 0x1d = 0x08
83 irq 0x22 = 0x3f
84 irq 0x1a = 0xb0
85 # dumped from superiotool:
86 irq 0x1b = 0x1e
87 irq 0x27 = 0x04
88 irq 0x2a = 0x00
89 irq 0x2d = 0x01
90 # parallel port
91 io 0x60 = 0x378
92 irq 0x70 = 0x07
93 drq 0x74 = 0x01
94 end
95 device pnp 2e.2 off # COM1
96 io 0x60 = 0x2f8
97 irq 0x70 = 3
98 end
99 device pnp 2e.3 on # COM2, IR
100 io 0x60 = 0x3f8
101 irq 0x70 = 4
102 end
103 device pnp 2e.4 on # LED control
104 io 0x60 = 0x600
105 # IOBASE[0h] = bit0 LED red / green
106 # IOBASE[0h] = bit1-4 LED PWM duty cycle
107 # IOBASE[1h] = bit6 SWCC
108
109 io 0x62 = 0x610
110 # IOBASE [0h] = GPES
111 # IOBASE [1h] = GPEE
112 # IOBASE [4h:7h] = 32bit upcounter at 1Mhz
113 # IOBASE [8h:bh] = GPS
114 # IOBASE [ch:fh] = GPE
115 end
116 device pnp 2e.5 on # Mouse
117 irq 0x70 = 0xc
118 end
119 device pnp 2e.6 on # Keyboard
120 io 0x60 = 0x0060
121 io 0x62 = 0x0064
122 irq 0x70 = 0x01
123 # serialice: Vendor writes:
124 drq 0xf0 = 0x40
125 end
126 device pnp 2e.7 on # WDT ?
127 io 0x60 = 0x620
128 end
129 device pnp 2e.8 on # HWM
130 io 0x60 = 0x800
131 # IOBASE[0h:feh] HWM page
132 # IOBASE[ffh] bit0-bit3 page selector
133
134 drq 0xf0 = 0x20
135 drq 0xf1 = 0x01
136 drq 0xf2 = 0x40
137 drq 0xf3 = 0x01
138
139 drq 0xf4 = 0x66
140 drq 0xf5 = 0x67
141 drq 0xf6 = 0x66
142 drq 0xf7 = 0x01
143 end
144 device pnp 2e.f on # GPIO OD ?
145 drq 0xf1 = 0x97
146 drq 0xf2 = 0x01
147 drq 0xf5 = 0x08
148 drq 0xfe = 0x80
149 end
150 device pnp 2e.15 on # BUS ?
151 io 0x60 = 0x0680
152 io 0x62 = 0x0690
153 end
154 device pnp 2e.1c on # Suspend Control ?
155 io 0x60 = 0x640
156 # writing to IOBASE[5h]
157 # 0x0: Power off
158 # 0x9: Power off and bricked until CMOS battery removed
159 end
160 device pnp 2e.1e on # GPIO ?
161 io 0x60 = 0x660
162 drq 0xf4 = 0x01
163 # skip the following, as it
164 # looks like remapped registers
165 #drq 0xf5 = 0x06
166 #drq 0xf6 = 0x60
167 #drq 0xfe = 0x03
168 end
169 end
Patrick Rudolph39d0e2a2018-06-01 11:53:19 +0200170 chip drivers/pc80/tpm
171 device pnp 4e.0 on end # TPM module
172 end
Patrick Rudolph6308e0e2018-03-27 16:06:34 +0200173 end
Angel Ponsa0a3eab2020-01-01 20:52:11 +0100174 device pci 1f.2 on end # SATA Controller 1
175 device pci 1f.3 on end # SMBus
176 device pci 1f.5 off end # SATA Controller 2
177 device pci 1f.6 off end # Thermal
Patrick Rudolph6308e0e2018-03-27 16:06:34 +0200178 end
Angel Ponsa0a3eab2020-01-01 20:52:11 +0100179 device pci 00.0 on end # Host bridge Host bridge
180 device pci 01.0 on end # PCIe Bridge for discrete graphics
181 device pci 02.0 on end # Internal graphics VGA controller
Patrick Rudolph6308e0e2018-03-27 16:06:34 +0200182 end
183end