blob: 2eea6f9aebad6a5f96bdd17e5c120767a06bed73 [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Martin Roth5c354b92019-04-22 14:55:16 -06002
3/*
4 * ACPI - create the Fixed ACPI Description Tables (FADT)
5 */
6
7#include <string.h>
8#include <console/console.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07009#include <acpi/acpi.h>
10#include <acpi/acpigen.h>
Martin Roth5c354b92019-04-22 14:55:16 -060011#include <device/pci_ops.h>
12#include <arch/ioapic.h>
Raul E Rangel93b62e62020-01-31 12:53:45 -070013#include <arch/smp/mpspec.h>
Martin Roth5c354b92019-04-22 14:55:16 -060014#include <cpu/x86/smm.h>
15#include <cbmem.h>
16#include <device/device.h>
17#include <device/pci.h>
18#include <amdblocks/acpimmio.h>
19#include <amdblocks/acpi.h>
20#include <soc/acpi.h>
21#include <soc/pci_devs.h>
Marshall Dawson34c30562019-07-16 15:18:00 -060022#include <soc/cpu.h>
Martin Roth5c354b92019-04-22 14:55:16 -060023#include <soc/southbridge.h>
Martin Roth5c354b92019-04-22 14:55:16 -060024#include <soc/nvs.h>
25#include <soc/gpio.h>
26#include <version.h>
Raul E Rangel93b62e62020-01-31 12:53:45 -070027#include "chip.h"
Martin Roth5c354b92019-04-22 14:55:16 -060028
Raul E Rangel94acba82020-05-07 15:12:20 -060029unsigned long acpi_fill_mcfg(unsigned long current)
30{
31
32 current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *)current,
33 CONFIG_MMCONF_BASE_ADDRESS,
34 0,
35 0,
36 CONFIG_MMCONF_BUS_NUMBER);
37
38 return current;
39}
40
Martin Roth5c354b92019-04-22 14:55:16 -060041unsigned long acpi_fill_madt(unsigned long current)
42{
Raul E Rangel93b62e62020-01-31 12:53:45 -070043 const struct soc_amd_picasso_config *cfg = config_of_soc();
44 unsigned int i;
45 uint8_t irq;
46 uint8_t flags;
47
Martin Roth5c354b92019-04-22 14:55:16 -060048 /* create all subtables for processors */
49 current = acpi_create_madt_lapics(current);
50
51 /* Write Kern IOAPIC, only one */
52 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
53 CONFIG_MAX_CPUS, IO_APIC_ADDR, 0);
54
Martin Roth5c354b92019-04-22 14:55:16 -060055 /* 0: mean bus 0--->ISA */
56 /* 0: PIC 0 */
57 /* 2: APIC 2 */
58 /* 5 mean: 0101 --> Edge-triggered, Active high */
59 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
60 current, 0, 0, 2, 0);
Raul E Rangel93b62e62020-01-31 12:53:45 -070061 current += acpi_create_madt_irqoverride(
62 (acpi_madt_irqoverride_t *)current, 0, 9, 9,
63 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
64
65 for (i = 0; i < ARRAY_SIZE(cfg->irq_override); ++i) {
66 irq = cfg->irq_override[i].irq;
67 flags = cfg->irq_override[i].flags;
68
69 if (!flags)
70 continue;
71
72 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current, 0,
73 irq, irq, flags);
74 }
Martin Roth5c354b92019-04-22 14:55:16 -060075
76 /* create all subtables for processors */
77 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)current,
78 0xff, 5, 1);
79 /* 1: LINT1 connect to NMI */
80
81 return current;
82}
83
84/*
85 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
86 * in the ACPI 3.0b specification.
87 */
88void acpi_create_fadt(acpi_fadt_t *fadt, acpi_facs_t *facs, void *dsdt)
89{
90 acpi_header_t *header = &(fadt->header);
91
Marshall Dawsonbc4c9032019-06-11 12:18:20 -060092 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", PICASSO_ACPI_IO_BASE);
Martin Roth5c354b92019-04-22 14:55:16 -060093
94 /* Prepare the header */
95 memset((void *)fadt, 0, sizeof(acpi_fadt_t));
96 memcpy(header->signature, "FACP", 4);
97 header->length = sizeof(acpi_fadt_t);
98 header->revision = get_acpi_table_revision(FADT);
99 memcpy(header->oem_id, OEM_ID, 6);
100 memcpy(header->oem_table_id, ACPI_TABLE_CREATOR, 8);
101 memcpy(header->asl_compiler_id, ASLC, 4);
102 header->asl_compiler_revision = asl_revision;
103
104 fadt->firmware_ctrl = (u32) facs;
105 fadt->dsdt = (u32) dsdt;
106 fadt->reserved = 0; /* reserved, should be 0 ACPI 3.0 */
107 fadt->preferred_pm_profile = FADT_PM_PROFILE;
108 fadt->sci_int = 9; /* IRQ 09 - ACPI SCI */
109
110 if (CONFIG(HAVE_SMI_HANDLER)) {
111 fadt->smi_cmd = APM_CNT;
112 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
113 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
114 fadt->s4bios_req = 0; /* Not supported */
115 fadt->pstate_cnt = 0; /* Not supported */
116 fadt->cst_cnt = 0; /* Not supported */
Martin Roth5c354b92019-04-22 14:55:16 -0600117 } else {
118 fadt->smi_cmd = 0; /* disable system management mode */
119 fadt->acpi_enable = 0; /* unused if SMI_CMD = 0 */
120 fadt->acpi_disable = 0; /* unused if SMI_CMD = 0 */
121 fadt->s4bios_req = 0; /* unused if SMI_CMD = 0 */
122 fadt->pstate_cnt = 0; /* unused if SMI_CMD = 0 */
123 fadt->cst_cnt = 0x00; /* unused if SMI_CMD = 0 */
Martin Roth5c354b92019-04-22 14:55:16 -0600124 }
125
126 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
127 fadt->pm1b_evt_blk = 0x0000;
128 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
129 fadt->pm1b_cnt_blk = 0x0000;
130 fadt->pm2_cnt_blk = 0x0000;
131 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
132 fadt->gpe0_blk = ACPI_GPE0_BLK;
133 fadt->gpe1_blk = 0x0000; /* No gpe1 block */
134
135 fadt->pm1_evt_len = 4; /* 32 bits */
136 fadt->pm1_cnt_len = 2; /* 16 bits */
137 fadt->pm2_cnt_len = 0;
138 fadt->pm_tmr_len = 4; /* 32 bits */
139 fadt->gpe0_blk_len = 8; /* 64 bits */
140 fadt->gpe1_blk_len = 0;
141 fadt->gpe1_base = 0;
142
143 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
144 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
145 fadt->flush_size = 0; /* set to 0 if WBINVD is 1 in flags */
146 fadt->flush_stride = 0; /* set to 0 if WBINVD is 1 in flags */
147 fadt->duty_offset = 1; /* CLK_VAL bits 3:1 */
148 fadt->duty_width = 3; /* CLK_VAL bits 3:1 */
149 fadt->day_alrm = 0; /* 0x7d these have to be */
150 fadt->mon_alrm = 0; /* 0x7e added to cmos.layout */
151 fadt->century = 0; /* 0x7f to make rtc alarm work */
Marshall Dawson39a4ac12019-06-20 16:28:33 -0600152 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
Martin Roth5c354b92019-04-22 14:55:16 -0600153 fadt->res2 = 0; /* reserved, MUST be 0 ACPI 3.0 */
154 fadt->flags = ACPI_FADT_WBINVD | /* See table 5-10 ACPI 3.0a spec */
155 ACPI_FADT_C1_SUPPORTED |
156 ACPI_FADT_SLEEP_BUTTON |
157 ACPI_FADT_S4_RTC_WAKE |
158 ACPI_FADT_32BIT_TIMER |
159 ACPI_FADT_RESET_REGISTER |
160 ACPI_FADT_PCI_EXPRESS_WAKE |
161 ACPI_FADT_PLATFORM_CLOCK |
162 ACPI_FADT_S4_RTC_VALID |
163 ACPI_FADT_REMOTE_POWER_ON;
164
165 /* Format is from 5.2.3.1: Generic Address Structure */
166 /* reset_reg: see section 4.7.3.6 ACPI 3.0a spec */
167 /* 8 bit write of value 0x06 to 0xCF9 in IO space */
168 fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
169 fadt->reset_reg.bit_width = 8;
170 fadt->reset_reg.bit_offset = 0;
171 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
172 fadt->reset_reg.addrl = SYS_RESET;
173 fadt->reset_reg.addrh = 0x0;
174
175 fadt->reset_value = 6;
176
177 fadt->ARM_boot_arch = 0; /* MUST be 0 ACPI 3.0 */
178 fadt->FADT_MinorVersion = 0; /* MUST be 0 ACPI 3.0 */
179
180 fadt->x_firmware_ctl_l = 0; /* set to 0 if firmware_ctrl is used */
181 fadt->x_firmware_ctl_h = 0;
182 fadt->x_dsdt_l = (u32) dsdt;
183 fadt->x_dsdt_h = 0;
184
185 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
186 fadt->x_pm1a_evt_blk.bit_width = 32;
187 fadt->x_pm1a_evt_blk.bit_offset = 0;
188 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
189 fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
190 fadt->x_pm1a_evt_blk.addrh = 0x0;
191
192 fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
193 fadt->x_pm1b_evt_blk.bit_width = 0;
194 fadt->x_pm1b_evt_blk.bit_offset = 0;
195 fadt->x_pm1b_evt_blk.access_size = 0;
196 fadt->x_pm1b_evt_blk.addrl = 0x0;
197 fadt->x_pm1b_evt_blk.addrh = 0x0;
198
199
200 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
201 fadt->x_pm1a_cnt_blk.bit_width = 16;
202 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100203 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Martin Roth5c354b92019-04-22 14:55:16 -0600204 fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
205 fadt->x_pm1a_cnt_blk.addrh = 0x0;
206
207 fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
208 fadt->x_pm1b_cnt_blk.bit_width = 0;
209 fadt->x_pm1b_cnt_blk.bit_offset = 0;
210 fadt->x_pm1b_cnt_blk.access_size = 0;
211 fadt->x_pm1b_cnt_blk.addrl = 0x0;
212 fadt->x_pm1b_cnt_blk.addrh = 0x0;
213
214 /*
215 * Note: Under this current AMD C state implementation, this is no
216 * longer used and should not be reported to OS.
217 */
218 fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
219 fadt->x_pm2_cnt_blk.bit_width = 0;
220 fadt->x_pm2_cnt_blk.bit_offset = 0;
221 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
222 fadt->x_pm2_cnt_blk.addrl = 0;
223 fadt->x_pm2_cnt_blk.addrh = 0x0;
224
225
226 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
227 fadt->x_pm_tmr_blk.bit_width = 32;
228 fadt->x_pm_tmr_blk.bit_offset = 0;
229 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
230 fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
231 fadt->x_pm_tmr_blk.addrh = 0x0;
232
233
234 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
235 fadt->x_gpe0_blk.bit_width = 64; /* EventStatus + Event Enable */
236 fadt->x_gpe0_blk.bit_offset = 0;
237 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
238 fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
239 fadt->x_gpe0_blk.addrh = 0x0;
240
241
242 fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
243 fadt->x_gpe1_blk.bit_width = 0;
244 fadt->x_gpe1_blk.bit_offset = 0;
245 fadt->x_gpe1_blk.access_size = 0;
246 fadt->x_gpe1_blk.addrl = 0;
247 fadt->x_gpe1_blk.addrh = 0x0;
248
249 header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
250}
251
Furquan Shaikh7536a392020-04-24 21:59:21 -0700252void generate_cpu_entries(const struct device *device)
Martin Roth5c354b92019-04-22 14:55:16 -0600253{
254 int cores, cpu;
255
Marshall Dawson34c30562019-07-16 15:18:00 -0600256 cores = get_cpu_count();
Michał Żygowski9550e972020-03-20 13:56:46 +0100257 printk(BIOS_DEBUG, "ACPI \\_SB report %d core(s)\n", cores);
Martin Roth5c354b92019-04-22 14:55:16 -0600258
Michał Żygowski9550e972020-03-20 13:56:46 +0100259 /* Generate BSP \_SB.P000 */
Martin Roth5c354b92019-04-22 14:55:16 -0600260 acpigen_write_processor(0, ACPI_GPE0_BLK, 6);
261 acpigen_pop_len();
262
Michał Żygowski9550e972020-03-20 13:56:46 +0100263 /* Generate AP \_SB.Pxxx */
Martin Roth5c354b92019-04-22 14:55:16 -0600264 for (cpu = 1; cpu < cores; cpu++) {
265 acpigen_write_processor(cpu, 0, 0);
266 acpigen_pop_len();
267 }
268}
269
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700270unsigned long southbridge_write_acpi_tables(const struct device *device,
Martin Roth5c354b92019-04-22 14:55:16 -0600271 unsigned long current,
272 struct acpi_rsdp *rsdp)
273{
274 return acpi_write_hpet(device, current, rsdp);
275}
276
277static void acpi_create_gnvs(struct global_nvs_t *gnvs)
278{
279 /* Clear out GNVS. */
280 memset(gnvs, 0, sizeof(*gnvs));
281
282 if (CONFIG(CONSOLE_CBMEM))
283 gnvs->cbmc = (uintptr_t)cbmem_find(CBMEM_ID_CONSOLE);
284
285 if (CONFIG(CHROMEOS)) {
286 /* Initialize Verified Boot data */
287 chromeos_init_chromeos_acpi(&gnvs->chromeos);
288 gnvs->chromeos.vbt2 = ACTIVE_ECFW_RO;
289 }
290
291 /* Set unknown wake source */
292 gnvs->pm1i = ~0ULL;
293 gnvs->gpei = ~0ULL;
294
295 /* CPU core count */
296 gnvs->pcnt = dev_count_cpu();
297}
298
Furquan Shaikh338fd9a2020-04-24 22:57:05 -0700299void southbridge_inject_dsdt(const struct device *device)
Martin Roth5c354b92019-04-22 14:55:16 -0600300{
301 struct global_nvs_t *gnvs;
302
303 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
304
305 if (gnvs) {
306 acpi_create_gnvs(gnvs);
307
308 /* Add it to DSDT */
309 acpigen_write_scope("\\");
310 acpigen_write_name_dword("NVSA", (uintptr_t)gnvs);
311 acpigen_pop_len();
312 }
313}
314
315static void acpigen_soc_get_gpio_in_local5(uintptr_t addr)
316{
317 /*
318 * Store (\_SB.GPR2 (addr), Local5)
319 * \_SB.GPR2 is used to read control byte 2 from control register.
320 * / It is defined in gpio_lib.asl.
321 */
322 acpigen_write_store();
323 acpigen_emit_namestring("\\_SB.GPR2");
324 acpigen_write_integer(addr);
325 acpigen_emit_byte(LOCAL5_OP);
326}
327
328static int acpigen_soc_get_gpio_val(unsigned int gpio_num, uint32_t mask)
329{
330 if (gpio_num >= SOC_GPIO_TOTAL_PINS) {
331 printk(BIOS_WARNING, "Warning: Pin %d should be smaller than"
332 " %d\n", gpio_num, SOC_GPIO_TOTAL_PINS);
333 return -1;
334 }
335 uintptr_t addr = (uintptr_t) gpio_get_address(gpio_num);
336
337 acpigen_soc_get_gpio_in_local5(addr);
338
339 /* If (And (Local5, mask)) */
340 acpigen_write_if_and(LOCAL5_OP, mask);
341
342 /* Store (One, Local0) */
343 acpigen_write_store_ops(ONE_OP, LOCAL0_OP);
344
345 acpigen_pop_len(); /* If */
346
347 /* Else */
348 acpigen_write_else();
349
350 /* Store (Zero, Local0) */
351 acpigen_write_store_ops(ZERO_OP, LOCAL0_OP);
352
353 acpigen_pop_len(); /* Else */
354
355 return 0;
356}
357
358static int acpigen_soc_set_gpio_val(unsigned int gpio_num, uint32_t val)
359{
360 if (gpio_num >= SOC_GPIO_TOTAL_PINS) {
361 printk(BIOS_WARNING, "Warning: Pin %d should be smaller than"
362 " %d\n", gpio_num, SOC_GPIO_TOTAL_PINS);
363 return -1;
364 }
365 uintptr_t addr = (uintptr_t) gpio_get_address(gpio_num);
366
367 /* Store (0x40, Local0) */
368 acpigen_write_store();
369 acpigen_write_integer(GPIO_PIN_OUT);
370 acpigen_emit_byte(LOCAL0_OP);
371
372 acpigen_soc_get_gpio_in_local5(addr);
373
374 if (val) {
375 /* Or (Local5, GPIO_PIN_OUT, Local5) */
376 acpigen_write_or(LOCAL5_OP, LOCAL0_OP, LOCAL5_OP);
377 } else {
378 /* Not (GPIO_PIN_OUT, Local6) */
379 acpigen_write_not(LOCAL0_OP, LOCAL6_OP);
380
381 /* And (Local5, Local6, Local5) */
382 acpigen_write_and(LOCAL5_OP, LOCAL6_OP, LOCAL5_OP);
383 }
384
385 /*
386 * SB.GPW2 (addr, Local5)
387 * \_SB.GPW2 is used to write control byte in control register
388 * / byte 2. It is defined in gpio_lib.asl.
389 */
390 acpigen_emit_namestring("\\_SB.GPW2");
391 acpigen_write_integer(addr);
392 acpigen_emit_byte(LOCAL5_OP);
393
394 return 0;
395}
396
397int acpigen_soc_read_rx_gpio(unsigned int gpio_num)
398{
399 return acpigen_soc_get_gpio_val(gpio_num, GPIO_PIN_IN);
400}
401
402int acpigen_soc_get_tx_gpio(unsigned int gpio_num)
403{
404 return acpigen_soc_get_gpio_val(gpio_num, GPIO_PIN_OUT);
405}
406
407int acpigen_soc_set_tx_gpio(unsigned int gpio_num)
408{
409 return acpigen_soc_set_gpio_val(gpio_num, 1);
410}
411
412int acpigen_soc_clear_tx_gpio(unsigned int gpio_num)
413{
414 return acpigen_soc_set_gpio_val(gpio_num, 0);
415}