blob: b923065091d477111bef943f53c4c977ba834e88 [file] [log] [blame]
Stefan Reinauer00636b02012-04-04 00:08:51 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 Google Inc
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer00636b02012-04-04 00:08:51 +020015 */
16
17#include <stdint.h>
18#include <stdlib.h>
19#include <console/console.h>
20#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Stefan Reinauer00636b02012-04-04 00:08:51 +020022#include <device/pci_def.h>
Duncan Laurief4d36232012-06-23 16:37:45 -070023#include <elog.h>
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +020024#include <pc80/mc146818rtc.h>
Kyösti Mälkkie39a8a92016-06-25 11:40:00 +030025#include <romstage_handoff.h>
Stefan Reinauer00636b02012-04-04 00:08:51 +020026#include "sandybridge.h"
Stefan Reinauer00636b02012-04-04 00:08:51 +020027
28static void sandybridge_setup_bars(void)
29{
Stefan Reinauer00636b02012-04-04 00:08:51 +020030 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
31 /* Set up all hardcoded northbridge BARs */
32 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
33 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR + 4, (0LL+DEFAULT_EPBAR) >> 32);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080034 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1);
35 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR + 4, (0LL+(uintptr_t)DEFAULT_MCHBAR) >> 32);
36 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1);
37 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR + 4, (0LL+(uintptr_t)DEFAULT_DMIBAR) >> 32);
Stefan Reinauer00636b02012-04-04 00:08:51 +020038
39 /* Set C0000-FFFFF to access RAM on both reads and writes */
40 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
41 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
42 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
43 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
44 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
45 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
46 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
47
Julius Wernercd49cce2019-03-05 16:53:33 -080048#if CONFIG(ELOG_BOOT_COUNT)
Duncan Laurief4d36232012-06-23 16:37:45 -070049 /* Increment Boot Counter for non-S3 resume */
50 if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) &&
51 ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) != SLP_TYP_S3)
52 boot_count_increment();
53#endif
54
Stefan Reinauer00636b02012-04-04 00:08:51 +020055 printk(BIOS_DEBUG, " done.\n");
Duncan Laurie9c4c6ab2012-06-29 15:38:02 -070056
Julius Wernercd49cce2019-03-05 16:53:33 -080057#if CONFIG(ELOG_BOOT_COUNT)
Duncan Laurie9c4c6ab2012-06-29 15:38:02 -070058 /* Increment Boot Counter except when resuming from S3 */
59 if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) &&
60 ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) == SLP_TYP_S3)
61 return;
62 boot_count_increment();
63#endif
Stefan Reinauer00636b02012-04-04 00:08:51 +020064}
65
66static void sandybridge_setup_graphics(void)
67{
68 u32 reg32;
69 u16 reg16;
70 u8 reg8;
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +020071 u8 gfxsize;
Stefan Reinauer00636b02012-04-04 00:08:51 +020072
73 reg16 = pci_read_config16(PCI_DEV(0,2,0), PCI_DEVICE_ID);
74 switch (reg16) {
75 case 0x0102: /* GT1 Desktop */
76 case 0x0106: /* GT1 Mobile */
77 case 0x010a: /* GT1 Server */
78 case 0x0112: /* GT2 Desktop */
79 case 0x0116: /* GT2 Mobile */
80 case 0x0122: /* GT2 Desktop >=1.3GHz */
81 case 0x0126: /* GT2 Mobile >=1.3GHz */
Patrick Rudolph03a88d32015-07-05 13:29:41 +020082 case 0x0152: /* IvyBridge */
Stefan Reinauer816e9d12013-01-14 10:25:43 -080083 case 0x0156: /* IvyBridge */
Damien Zammita10bde92014-10-23 13:29:32 +110084 case 0x0162: /* IvyBridge */
Stefan Reinauer816e9d12013-01-14 10:25:43 -080085 case 0x0166: /* IvyBridge */
Vagiz Trakhanov1dd448c2017-09-28 14:42:11 +000086 case 0x016a: /* IvyBridge */
Stefan Reinauer00636b02012-04-04 00:08:51 +020087 break;
88 default:
89 printk(BIOS_DEBUG, "Graphics not supported by this CPU/chipset.\n");
90 return;
91 }
92
93 printk(BIOS_DEBUG, "Initializing Graphics...\n");
94
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +020095 if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS) {
96 /* Setup IGD memory by setting GGC[7:3] = 1 for 32MB */
97 gfxsize = 0;
98 }
Stefan Reinauer00636b02012-04-04 00:08:51 +020099 reg16 = pci_read_config16(PCI_DEV(0,0,0), GGC);
100 reg16 &= ~0x00f8;
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +0200101 reg16 |= (gfxsize + 1) << 3;
Stefan Reinauer00636b02012-04-04 00:08:51 +0200102 /* Program GTT memory by setting GGC[9:8] = 2MB */
103 reg16 &= ~0x0300;
104 reg16 |= 2 << 8;
105 /* Enable VGA decode */
106 reg16 &= ~0x0002;
107 pci_write_config16(PCI_DEV(0,0,0), GGC, reg16);
108
109 /* Enable 256MB aperture */
110 reg8 = pci_read_config8(PCI_DEV(0, 2, 0), MSAC);
111 reg8 &= ~0x06;
112 reg8 |= 0x02;
113 pci_write_config8(PCI_DEV(0, 2, 0), MSAC, reg8);
114
115 /* Erratum workarounds */
Stefan Reinauer00636b02012-04-04 00:08:51 +0200116 reg32 = MCHBAR32(0x5f00);
117 reg32 |= (1 << 9)|(1 << 10);
118 MCHBAR32(0x5f00) = reg32;
119
120 /* Enable SA Clock Gating */
121 reg32 = MCHBAR32(0x5f00);
122 MCHBAR32(0x5f00) = reg32 | 1;
123
124 /* GPU RC6 workaround for sighting 366252 */
125 reg32 = MCHBAR32(0x5d14);
126 reg32 |= (1 << 31);
127 MCHBAR32(0x5d14) = reg32;
128
129 /* VLW */
130 reg32 = MCHBAR32(0x6120);
131 reg32 &= ~(1 << 0);
132 MCHBAR32(0x6120) = reg32;
133
134 reg32 = MCHBAR32(0x5418);
135 reg32 |= (1 << 4) | (1 << 5);
136 MCHBAR32(0x5418) = reg32;
137}
138
Patrick Rudolphe4f9d5c2015-10-15 11:09:15 +0200139static void start_peg_link_training(void)
140{
141 u32 tmp;
142 u32 deven;
143
144 /* PEG on IvyBridge+ needs a special startup sequence.
145 * As the MRC has its own initialization code skip it. */
146 if (((pci_read_config16(PCI_DEV(0, 0, 0), PCI_DEVICE_ID) &
147 BASE_REV_MASK) != BASE_REV_IVB) ||
Julius Wernercd49cce2019-03-05 16:53:33 -0800148 CONFIG(HAVE_MRC))
Patrick Rudolphe4f9d5c2015-10-15 11:09:15 +0200149 return;
150
151 deven = pci_read_config32(PCI_DEV(0, 0, 0), DEVEN);
152
153 if (deven & DEVEN_PEG10) {
154 tmp = pci_read_config32(PCI_DEV(0, 1, 0), 0xC24) & ~(1 << 16);
155 pci_write_config32(PCI_DEV(0, 1, 0), 0xC24, tmp | (1 << 5));
156 }
157
158 if (deven & DEVEN_PEG11) {
159 tmp = pci_read_config32(PCI_DEV(0, 1, 1), 0xC24) & ~(1 << 16);
160 pci_write_config32(PCI_DEV(0, 1, 1), 0xC24, tmp | (1 << 5));
161 }
162
163 if (deven & DEVEN_PEG12) {
164 tmp = pci_read_config32(PCI_DEV(0, 1, 2), 0xC24) & ~(1 << 16);
165 pci_write_config32(PCI_DEV(0, 1, 2), 0xC24, tmp | (1 << 5));
166 }
167
168 if (deven & DEVEN_PEG60) {
169 tmp = pci_read_config32(PCI_DEV(0, 6, 0), 0xC24) & ~(1 << 16);
170 pci_write_config32(PCI_DEV(0, 6, 0), 0xC24, tmp | (1 << 5));
171 }
172}
173
Patrick Rudolph74203de2017-11-20 11:57:01 +0100174void sandybridge_early_initialization(void)
Stefan Reinauer00636b02012-04-04 00:08:51 +0200175{
176 u32 capid0_a;
Patrick Rudolph2a510a72015-07-28 07:51:10 +0200177 u32 deven;
Stefan Reinauer00636b02012-04-04 00:08:51 +0200178 u8 reg8;
179
180 /* Device ID Override Enable should be done very early */
181 capid0_a = pci_read_config32(PCI_DEV(0, 0, 0), 0xe4);
182 if (capid0_a & (1 << 10)) {
Patrick Rudolph74203de2017-11-20 11:57:01 +0100183 const size_t is_mobile = get_platform_type() == PLATFORM_MOBILE;
184
Stefan Reinauer00636b02012-04-04 00:08:51 +0200185 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf3);
186 reg8 &= ~7; /* Clear 2:0 */
187
Patrick Rudolph74203de2017-11-20 11:57:01 +0100188 if (is_mobile)
Stefan Reinauer00636b02012-04-04 00:08:51 +0200189 reg8 |= 1; /* Set bit 0 */
190
191 pci_write_config8(PCI_DEV(0, 0, 0), 0xf3, reg8);
192 }
193
194 /* Setup all BARs required for early PCIe and raminit */
195 sandybridge_setup_bars();
196
Nico Huberbb9469c2015-10-21 11:49:23 +0200197 /* Setup IOMMU BARs */
198 sandybridge_init_iommu();
199
Patrick Rudolph2a510a72015-07-28 07:51:10 +0200200 /* Device Enable, don't touch PEG bits */
201 deven = pci_read_config32(PCI_DEV(0, 0, 0), DEVEN) | DEVEN_IGD;
202 pci_write_config32(PCI_DEV(0, 0, 0), DEVEN, deven);
Stefan Reinauer00636b02012-04-04 00:08:51 +0200203
204 sandybridge_setup_graphics();
Patrick Rudolphe4f9d5c2015-10-15 11:09:15 +0200205
206 /* Write magic value to start PEG link training.
207 * This should be done in PCI device enumeration, but
208 * the PCIe specification requires to wait at least 100msec
209 * after reset for devices to come up.
210 * As we don't want to increase boot time, enable it early and
211 * assume the PEG is up as soon as PCI enumeration starts.
212 * TODO: use time stamps to ensure the timings are met */
213 start_peg_link_training();
Stefan Reinauer00636b02012-04-04 00:08:51 +0200214}
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200215
216void northbridge_romstage_finalize(int s3resume)
217{
218 MCHBAR16(SSKPD) = 0xCAFE;
219
Aaron Durbin77e13992016-11-29 17:43:04 -0600220 romstage_handoff_init(s3resume);
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200221}