blob: d3794af8eb9451b20c1cabb0498c2b42e2ad3843 [file] [log] [blame]
Kerry She7b7b2c92011-09-08 21:16:19 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Kerry She7b7b2c92011-09-08 21:16:19 +080014 */
15
Elyes HAOUAS023e2842016-10-07 18:07:21 +020016#define SYSTEM_TYPE 1 /* SERVER=0, DESKTOP=1, MOBILE=2 */
Kerry She7b7b2c92011-09-08 21:16:19 +080017
Kerry She7b7b2c92011-09-08 21:16:19 +080018#include <stdint.h>
19#include <string.h>
20#include <device/pci_def.h>
Kerry She7b7b2c92011-09-08 21:16:19 +080021#include <arch/io.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +020022#include <arch/cpu.h>
Kerry She7b7b2c92011-09-08 21:16:19 +080023#include <cpu/x86/lapic.h>
24#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050025#include <timestamp.h>
Kerry She7b7b2c92011-09-08 21:16:19 +080026#include <cpu/amd/model_10xxx_rev.h>
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050027#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110028#include <cpu/x86/bist.h>
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100029#include <superio/winbond/common/winbond.h>
30#include <superio/winbond/w83627hf/w83627hf.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020031#include <cpu/amd/msr.h>
Kerry She7b7b2c92011-09-08 21:16:19 +080032#include <cpu/amd/mtrr.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110033#include <cpu/amd/car.h>
Nico Huber718c6fa2018-10-11 22:54:25 +020034#include <southbridge/amd/common/reset.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110035#include <southbridge/amd/sb800/smbus.h>
36#include <northbridge/amd/amdfam10/raminit.h>
37#include <northbridge/amd/amdht/ht_wrapper.h>
38#include <cpu/amd/family_10h-family_15h/init_cpus.h>
39#include <arch/early_variables.h>
40#include <cbmem.h>
41#include "spd.h"
Arthur Heymans6d1fdb32017-06-21 14:44:13 +020042#include <southbridge/amd/rs780/rs780.h>
Elyes HAOUAS4ad14462018-06-16 18:29:33 +020043#include <southbridge/amd/sb800/early_setup.c>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110044
Damien Zammit75a3d1f2016-11-28 00:29:10 +110045#include "cpu/amd/quadcore/quadcore.c"
Kerry She7b7b2c92011-09-08 21:16:19 +080046
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100047#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
Edward O'Callaghanc94d73e2014-06-16 17:24:14 +100048#define CLK_DEV PNP_DEV(0x2e, W83627HF_SP1)
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100049
Damien Zammit75a3d1f2016-11-28 00:29:10 +110050void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020051int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110052extern struct sys_info sysinfo_car;
53
54void activate_spd_rom(const struct mem_controller *ctrl)
Kerry She7b7b2c92011-09-08 21:16:19 +080055{
56}
57
Damien Zammit75a3d1f2016-11-28 00:29:10 +110058int spd_read_byte(u32 device, u32 address)
Kerry She7b7b2c92011-09-08 21:16:19 +080059{
60 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
61}
62
Kerry She7b7b2c92011-09-08 21:16:19 +080063void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
64{
Patrick Georgibbc880e2012-11-20 18:20:56 +010065 struct sys_info *sysinfo = &sysinfo_car;
Kerry She7b7b2c92011-09-08 21:16:19 +080066 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
67 u32 bsp_apicid = 0, val;
68 msr_t msr;
69
Timothy Pearson91e9f672015-03-19 16:44:46 -050070 timestamp_init(timestamp_get());
71 timestamp_add_now(TS_START_ROMSTAGE);
72
Kerry She7b7b2c92011-09-08 21:16:19 +080073 if (!cpu_init_detectedx && boot_cpu()) {
74 /* Nothing special needs to be done to find bus 0 */
75 /* Allow the HT devices to be found */
76 /* mov bsp to bus 0xff when > 8 nodes */
77 set_bsp_node_CHtExtNodeCfgEn();
78 enumerate_ht_chain();
79
Elyes HAOUAS023e2842016-10-07 18:07:21 +020080 /*enable port80 decoding and southbridge poweron init */
Damien Zammit75a3d1f2016-11-28 00:29:10 +110081 sb800_lpc_init();
82 sb800_pci_port80();
Kerry She7b7b2c92011-09-08 21:16:19 +080083 }
84
85 post_code(0x30);
86
87 if (bist == 0) {
88 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
89 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
90 }
91
92 post_code(0x32);
93
94 enable_rs780_dev8();
95 sb800_clk_output_48Mhz();
96
Keith Huiaaa16fe2017-09-01 19:55:49 -040097 winbond_set_clksel_48(CLK_DEV);
Edward O'Callaghanbeb0f262014-04-29 13:09:50 +100098 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Kerry She7b7b2c92011-09-08 21:16:19 +080099
Kerry She7b7b2c92011-09-08 21:16:19 +0800100 console_init();
101 printk(BIOS_DEBUG, "\n");
102
Kerry She7b7b2c92011-09-08 21:16:19 +0800103 /* Halt if there was a built in self test failure */
104 report_bist_failure(bist);
105
Elyes HAOUAS023e2842016-10-07 18:07:21 +0200106 /* Load MPB */
Kerry She7b7b2c92011-09-08 21:16:19 +0800107 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200108 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Kerry She7b7b2c92011-09-08 21:16:19 +0800109 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200110 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
111 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Kerry She7b7b2c92011-09-08 21:16:19 +0800112
113 /* Setup sysinfo defaults */
114 set_sysinfo_in_ram(0);
115
Kerry She7b7b2c92011-09-08 21:16:19 +0800116 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200117
Kerry She7b7b2c92011-09-08 21:16:19 +0800118 post_code(0x33);
119
Timothy Pearson730a0432015-10-16 13:51:51 -0500120 cpuSetAMDMSR(0);
Kerry She7b7b2c92011-09-08 21:16:19 +0800121 post_code(0x34);
122
123 amd_ht_init(sysinfo);
124 post_code(0x35);
125
126 /* Setup nodes PCI space and start core 0 AP init. */
127 finalize_node_setup(sysinfo);
128
129 /* Setup any mainboard PCI settings etc. */
130 setup_mb_resource_map();
131 post_code(0x36);
132
133 /* wait for all the APs core0 started by finalize_node_setup. */
134 /* FIXME: A bunch of cores are going to start output to serial at once.
135 It would be nice to fixup prink spinlocks for ROM XIP mode.
136 I think it could be done by putting the spinlock flag in the cache
137 of the BSP located right after sysinfo.
138 */
139 wait_all_core0_started();
140
Martin Rothf95911a2017-06-24 21:45:13 -0600141#if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Kerry She7b7b2c92011-09-08 21:16:19 +0800142 /* Core0 on each node is configured. Now setup any additional cores. */
143 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500144 start_other_cores(bsp_apicid);
Kerry She7b7b2c92011-09-08 21:16:19 +0800145 post_code(0x37);
146 wait_all_other_cores_started(bsp_apicid);
147#endif
148
149 post_code(0x38);
150
151 /* run _early_setup before soft-reset. */
152 rs780_early_setup();
Damien Zammit75a3d1f2016-11-28 00:29:10 +1100153 sb800_early_setup();
Kerry She7b7b2c92011-09-08 21:16:19 +0800154
Martin Rothf95911a2017-06-24 21:45:13 -0600155#if IS_ENABLED(CONFIG_SET_FIDVID)
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200156 msr = rdmsr(MSR_COFVID_STS);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200157 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Kerry She7b7b2c92011-09-08 21:16:19 +0800158 post_code(0x39);
159
Damien Zammit75a3d1f2016-11-28 00:29:10 +1100160 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
161
Elyes HAOUAS023e2842016-10-07 18:07:21 +0200162 if (!warm_reset_detect(0)) { /* BSP is node 0 */
Kerry She7b7b2c92011-09-08 21:16:19 +0800163 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
164 } else {
Elyes HAOUAS023e2842016-10-07 18:07:21 +0200165 init_fidvid_stage2(bsp_apicid, 0); /* BSP is node 0 */
Kerry She7b7b2c92011-09-08 21:16:19 +0800166 }
167
168 post_code(0x3A);
169
170 /* show final fid and vid */
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200171 msr = rdmsr(MSR_COFVID_STS);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200172 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Kerry She7b7b2c92011-09-08 21:16:19 +0800173#endif
174
175 rs780_htinit();
176
177 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
178 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800179 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Kerry She7b7b2c92011-09-08 21:16:19 +0800180 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200181 die("After soft_reset - shouldn't see this message!!!\n");
Kerry She7b7b2c92011-09-08 21:16:19 +0800182 }
183
184 post_code(0x3B);
185
186 /* It's the time to set ctrl in sysinfo now; */
187 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
188 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
189
190 post_code(0x40);
191
Kerry She7b7b2c92011-09-08 21:16:19 +0800192 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500193
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500194 cbmem_initialize_empty();
Kerry She7b7b2c92011-09-08 21:16:19 +0800195 post_code(0x41);
196
Timothy Pearson22564082015-03-27 22:49:18 -0500197 amdmct_cbmem_store_info(sysinfo);
198
Damien Zammit75a3d1f2016-11-28 00:29:10 +1100199 sb800_before_pci_init();
Kerry She7b7b2c92011-09-08 21:16:19 +0800200
201 post_code(0x42);
Kerry She7b7b2c92011-09-08 21:16:19 +0800202}
203
204/**
205 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
206 * Description:
207 * This routine is called every time a non-coherent chain is processed.
208 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
209 * swap list. The first part of the list controls the BUID assignment and the
210 * second part of the list provides the device to device linking. Device orientation
211 * can be detected automatically, or explicitly. See documentation for more details.
212 *
213 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
214 * based on each device's unit count.
215 *
216 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700217 * @param[in] node = The node on which this chain is located
218 * @param[in] link = The link on the host for this chain
219 * @param[out] List = supply a pointer to a list
Kerry She7b7b2c92011-09-08 21:16:19 +0800220 */
221BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
222{
223 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
224 /* If the BUID was adjusted in early_ht we need to do the manual override */
225 if ((node == 0) && (link == 0)) { /* BSP SB link */
226 *List = swaplist;
227 return 1;
228 }
229
230 return 0;
231}