blob: e12c235a9bfa60dd09f84547aad67f522a6c4513 [file] [log] [blame]
Kerry She7b7b2c92011-09-08 21:16:19 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
24//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
28#include <lib.h>
29#include <stdint.h>
30#include <string.h>
31#include <device/pci_def.h>
32#include <device/pci_ids.h>
33#include <arch/io.h>
34#include <device/pnp_def.h>
35#include <arch/romcc_io.h>
36#include <cpu/x86/lapic.h>
37#include <console/console.h>
38#include <cpu/amd/model_10xxx_rev.h>
39#include "northbridge/amd/amdfam10/raminit.h"
40#include "northbridge/amd/amdfam10/amdfam10.h"
41#include "cpu/x86/lapic/boot_cpu.c"
42#include "northbridge/amd/amdfam10/reset_test.c"
43#include <console/loglevel.h>
44#include "cpu/x86/bist.h"
45#include "superio/winbond/w83627hf/early_serial.c"
46#include "cpu/x86/mtrr/earlymtrr.c"
47#include <cpu/amd/mtrr.h>
48#include "northbridge/amd/amdfam10/setup_resource_map.c"
49#include "southbridge/amd/rs780/early_setup.c"
50#include <sb_cimx.h>
51#include <SBPLATFORM.h> /* SB OEM constants */
52#include <southbridge/amd/cimx/sb800/smbus.h>
53#include "northbridge/amd/amdfam10/debug.c"
54
55static void activate_spd_rom(const struct mem_controller *ctrl)
56{
57}
58
59static int spd_read_byte(u32 device, u32 address)
60{
61 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
62}
63
64#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
65#include "northbridge/amd/amdfam10/pci.c"
66#include "resourcemap.c"
67#include "cpu/amd/quadcore/quadcore.c"
68#include "cpu/amd/car/post_cache_as_ram.c"
69#include "cpu/amd/microcode/microcode.c"
70#if CONFIG_UPDATE_CPU_MICROCODE
71#include "cpu/amd/model_10xxx/update_microcode.c"
72#endif
73#include "cpu/amd/model_10xxx/init_cpus.c"
74#include "northbridge/amd/amdfam10/early_ht.c"
75#include "spd.h"
76
77#include <reset.h>
78void soft_reset(void)
79{
80 set_bios_reset();
81 /* link reset */
82 outb(0x06, 0x0cf9);
83}
84
85
86void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
87{
Patrick Georgibbc880e2012-11-20 18:20:56 +010088 struct sys_info *sysinfo = &sysinfo_car;
Kerry She7b7b2c92011-09-08 21:16:19 +080089 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
90 u32 bsp_apicid = 0, val;
91 msr_t msr;
92
93 if (!cpu_init_detectedx && boot_cpu()) {
94 /* Nothing special needs to be done to find bus 0 */
95 /* Allow the HT devices to be found */
96 /* mov bsp to bus 0xff when > 8 nodes */
97 set_bsp_node_CHtExtNodeCfgEn();
98 enumerate_ht_chain();
99
100 //enable port80 decoding and southbridge poweron init
101 sb_Poweron_Init();
102 }
103
104 post_code(0x30);
105
106 if (bist == 0) {
107 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
108 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
109 }
110
111 post_code(0x32);
112
113 enable_rs780_dev8();
114 sb800_clk_output_48Mhz();
115
116 w83627hf_set_clksel_48(PNP_DEV(CONFIG_SIO_PORT, 0));
117 w83627hf_enable_serial(0, CONFIG_TTYS0_BASE);
118
119 uart_init();
120 console_init();
121 printk(BIOS_DEBUG, "\n");
122
123// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
124
125 /* Halt if there was a built in self test failure */
126 report_bist_failure(bist);
127
128 // Load MPB
129 val = cpuid_eax(1);
130 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
131 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
132 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
133 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
134
135 /* Setup sysinfo defaults */
136 set_sysinfo_in_ram(0);
137
138#if CONFIG_UPDATE_CPU_MICROCODE
139 update_microcode(val);
140#endif
141 post_code(0x33);
142
143 cpuSetAMDMSR();
144 post_code(0x34);
145
146 amd_ht_init(sysinfo);
147 post_code(0x35);
148
149 /* Setup nodes PCI space and start core 0 AP init. */
150 finalize_node_setup(sysinfo);
151
152 /* Setup any mainboard PCI settings etc. */
153 setup_mb_resource_map();
154 post_code(0x36);
155
156 /* wait for all the APs core0 started by finalize_node_setup. */
157 /* FIXME: A bunch of cores are going to start output to serial at once.
158 It would be nice to fixup prink spinlocks for ROM XIP mode.
159 I think it could be done by putting the spinlock flag in the cache
160 of the BSP located right after sysinfo.
161 */
162 wait_all_core0_started();
163
Patrick Georgie1667822012-05-05 15:29:32 +0200164#if CONFIG_LOGICAL_CPUS
Kerry She7b7b2c92011-09-08 21:16:19 +0800165 /* Core0 on each node is configured. Now setup any additional cores. */
166 printk(BIOS_DEBUG, "start_other_cores()\n");
167 start_other_cores();
168 post_code(0x37);
169 wait_all_other_cores_started(bsp_apicid);
170#endif
171
172 post_code(0x38);
173
174 /* run _early_setup before soft-reset. */
175 rs780_early_setup();
176
Patrick Georgie1667822012-05-05 15:29:32 +0200177#if CONFIG_SET_FIDVID
Kerry She7b7b2c92011-09-08 21:16:19 +0800178 msr = rdmsr(0xc0010071);
179 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
180 post_code(0x39);
181
182 if (!warm_reset_detect(0)) { // BSP is node 0
183 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
184 } else {
185 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
186 }
187
188 post_code(0x3A);
189
190 /* show final fid and vid */
191 msr=rdmsr(0xc0010071);
192 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
193#endif
194
195 rs780_htinit();
196
197 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
198 if (!warm_reset_detect(0)) {
199 print_info("...WARM RESET...\n\n\n");
200 soft_reset();
201 die("After soft_reset_x - shouldn't see this message!!!\n");
202 }
203
204 post_code(0x3B);
205
206 /* It's the time to set ctrl in sysinfo now; */
207 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
208 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
209
210 post_code(0x40);
211
212// die("Die Before MCT init.");
213
214 printk(BIOS_DEBUG, "raminit_amdmct()\n");
215 raminit_amdmct(sysinfo);
216 post_code(0x41);
217
218/*
219 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
220 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
221 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
222 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
223*/
224
225// ram_check(0x00200000, 0x00200000 + (640 * 1024));
226// ram_check(0x40200000, 0x40200000 + (640 * 1024));
227
228// die("After MCT init before CAR disabled.");
229
230 rs780_before_pci_init();
231
232 post_code(0x42);
233 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
234 post_code(0x43); // Should never see this post code.
235}
236
237/**
238 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
239 * Description:
240 * This routine is called every time a non-coherent chain is processed.
241 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
242 * swap list. The first part of the list controls the BUID assignment and the
243 * second part of the list provides the device to device linking. Device orientation
244 * can be detected automatically, or explicitly. See documentation for more details.
245 *
246 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
247 * based on each device's unit count.
248 *
249 * Parameters:
250 * @param[in] u8 node = The node on which this chain is located
251 * @param[in] u8 link = The link on the host for this chain
252 * @param[out] u8** list = supply a pointer to a list
253 * @param[out] BOOL result = true to use a manual list
254 * false to initialize the link automatically
255 */
256BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
257{
258 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
259 /* If the BUID was adjusted in early_ht we need to do the manual override */
260 if ((node == 0) && (link == 0)) { /* BSP SB link */
261 *List = swaplist;
262 return 1;
263 }
264
265 return 0;
266}