blob: ee46529dc6fb3360a8e5c2a843312e706bf95420 [file] [log] [blame]
David Wub95ebf92022-06-06 16:41:31 +08001fw_config
2 field AUDIO 0 2
3 option AUDIO_UNKNOWN 0
4 option NAU88L25B_I2S 1
5 end
David Wu44cc1b92022-10-20 13:33:20 +08006 field BJ_POWER 3 4
7 option BJ_POWER_150W 0
8 option BJ_POWER_230W 1
9 option BJ_POWER_65W 2
10 option BJ_POWER_135W 3
11 end
David Wu72d71812023-07-06 16:59:57 +080012 field MB_USBC 6 7
13 option TC_USB4 0
14 option TC_USB3 1
15 end
David Wub95ebf92022-06-06 16:41:31 +080016end
17
David Wub844e6d2022-05-21 17:02:10 +080018chip soc/intel/alderlake
David Wu0c4ba1b2023-06-02 10:27:39 +080019 register "domain_vr_config[VR_DOMAIN_IA]" = "{
20 .enable_fast_vmode = 1,
21 }"
22
Derek Huang3d2df352022-10-21 10:39:36 +000023 register "sagv" = "SaGv_Enabled"
24
David Wudf721bd0c2022-07-25 11:09:19 +080025 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Disable USB2 Port 1
26 register "usb2_ports[2]" = "USB2_PORT_EMPTY" # Disable USB2 Port 2
27 register "usb2_ports[4]" = "USB2_PORT_EMPTY" # Disable USB2 Port 4
28
29 register "usb3_ports[0]" = "{
30 .enable = 1,
31 .ocpin = OC_SKIP,
32 .tx_de_emp = 0x2B,
33 .tx_downscale_amp = 0x00,
34 }" # Type-A port A0
35 register "usb3_ports[1]" = "{
36 .enable = 1,
37 .ocpin = OC_SKIP,
38 .tx_de_emp = 0x2B,
39 .tx_downscale_amp = 0x00,
40 }" # Type-A port A1
41
David Wu7524c8d2022-06-02 17:21:00 +080042 register "serial_io_gspi_mode" = "{
43 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
44 [PchSerialIoIndexGSPI1] = PchSerialIoDisabled,
45 }"
David Wub844e6d2022-05-21 17:02:10 +080046
David Wuf2df9492022-07-05 17:44:56 +080047 register "ddi_ports_config" = "{
48 [DDI_PORT_A] = DDI_ENABLE_HPD,
49 [DDI_PORT_B] = DDI_ENABLE_HPD | DDI_ENABLE_DDC,
50 [DDI_PORT_1] = DDI_ENABLE_HPD,
51 [DDI_PORT_3] = DDI_ENABLE_HPD | DDI_ENABLE_DDC,
52 }"
53
David Wuf7311322023-07-28 11:08:56 +080054 register "power_limits_config[RPL_P_282_242_142_15W_CORE]" = "{
55 .tdp_pl1_override = 15,
56 .tdp_pl2_override = 55,
57 .tdp_pl4 = 100,
58 }"
59
David Wu7524c8d2022-06-02 17:21:00 +080060 device domain 0 on
61 device ref dtt on
62 chip drivers/intel/dptf
63 ## sensor information
64 register "options.tsr[0].desc" = ""DRAM""
65 register "options.tsr[1].desc" = ""Charger""
David Wub844e6d2022-05-21 17:02:10 +080066
David Wu7524c8d2022-06-02 17:21:00 +080067 # TODO: below values are initial reference values only
68 ## Active Policy
69 register "policies.active" = "{
70 [0] = {
71 .target = DPTF_CPU,
72 .thresholds = {
73 TEMP_PCT(85, 90),
74 TEMP_PCT(80, 80),
75 TEMP_PCT(75, 70),
76 }
77 }
78 }"
79
80 ## Passive Policy
81 register "policies.passive" = "{
82 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
83 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 75, 5000),
84 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_1, 75, 5000),
85 }"
86
87 ## Critical Policy
88 register "policies.critical" = "{
89 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
90 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 85, SHUTDOWN),
91 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 85, SHUTDOWN),
92 }"
93
94 register "controls.power_limits" = "{
95 .pl1 = {
96 .min_power = 3000,
97 .max_power = 15000,
98 .time_window_min = 28 * MSECS_PER_SEC,
99 .time_window_max = 32 * MSECS_PER_SEC,
100 .granularity = 200,
101 },
102 .pl2 = {
103 .min_power = 55000,
104 .max_power = 55000,
105 .time_window_min = 28 * MSECS_PER_SEC,
106 .time_window_max = 32 * MSECS_PER_SEC,
107 .granularity = 1000,
108 }
109 }"
110
111 ## Charger Performance Control (Control, mA)
112 register "controls.charger_perf" = "{
113 [0] = { 255, 1700 },
114 [1] = { 24, 1500 },
115 [2] = { 16, 1000 },
116 [3] = { 8, 500 }
117 }"
118
119 ## Fan Performance Control (Percent, Speed, Noise, Power)
120 register "controls.fan_perf" = "{
121 [0] = { 90, 6700, 220, 2200, },
122 [1] = { 80, 5800, 180, 1800, },
123 [2] = { 70, 5000, 145, 1450, },
124 [3] = { 60, 4900, 115, 1150, },
125 [4] = { 50, 3838, 90, 900, },
126 [5] = { 40, 2904, 55, 550, },
127 [6] = { 30, 2337, 30, 300, },
128 [7] = { 20, 1608, 15, 150, },
129 [8] = { 10, 800, 10, 100, },
130 [9] = { 0, 0, 0, 50, }
131 }"
132
133 ## Fan options
134 register "options.fan.fine_grained_control" = "1"
135 register "options.fan.step_size" = "2"
136
137 device generic 0 alias dptf_policy on end
138 end
139 end
140 device ref pcie4_0 on
141 # Enable CPU PCIE RP 1 using CLK 0
142 register "cpu_pcie_rp[CPU_RP(1)]" = "{
143 .clk_req = 0,
144 .clk_src = 0,
145 .flags = PCIE_RP_LTR | PCIE_RP_AER,
146 }"
147 end
David Wu72d71812023-07-06 16:59:57 +0800148 device ref tbt_pcie_rp0 on
149 probe MB_USBC TC_USB4
150 end
151 device ref tbt_pcie_rp1 on
152 probe MB_USBC TC_USB4
153 end
154 device ref tbt_pcie_rp2 on
155 probe MB_USBC TC_USB4
156 end
David Wu7524c8d2022-06-02 17:21:00 +0800157 device ref tcss_dma0 on
David Wu72d71812023-07-06 16:59:57 +0800158 probe MB_USBC TC_USB4
David Wu7524c8d2022-06-02 17:21:00 +0800159 chip drivers/intel/usb4/retimer
160 register "dfp[0].power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E4)"
161 use tcss_usb3_port1 as dfp[0].typec_port
162 device generic 0 on end
163 end
164 end
165 device ref cnvi_wifi on
166 chip drivers/wifi/generic
167 register "wake" = "GPE0_PME_B0"
168 device generic 0 on end
169 end
170 end
171 device ref i2c0 on
172 chip drivers/i2c/nau8825
173 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_A23)"
174 register "jkdet_enable" = "1"
175 register "jkdet_pull_enable" = "0"
176 register "jkdet_pull_up" = "0"
177 register "jkdet_polarity" = "1" # ActiveLow
178 register "vref_impedance" = "2" # 125kOhm
179 register "micbias_voltage" = "6" # 2.754
180 register "sar_threshold_num" = "4"
181 register "sar_threshold[0]" = "0x0C"
182 register "sar_threshold[1]" = "0x1C"
183 register "sar_threshold[2]" = "0x38"
184 register "sar_threshold[3]" = "0x60"
185 register "sar_hysteresis" = "1"
186 register "sar_voltage" = "6"
187 register "sar_compare_time" = "0" # 500ns
188 register "sar_sampling_time" = "0" # 2us
189 register "short_key_debounce" = "2" # 100ms
190 register "jack_insert_debounce" = "7" # 512ms
191 register "jack_eject_debounce" = "7" # 512ms
David Wub95ebf92022-06-06 16:41:31 +0800192 device i2c 1a on
193 probe AUDIO NAU88L25B_I2S
194 end
David Wu7524c8d2022-06-02 17:21:00 +0800195 end
196 end
197 device ref pcie_rp7 on
198 chip drivers/net
199 register "wake" = "GPE0_DW0_07"
200 register "led_feature" = "0xe0"
David Wu8a584832023-08-23 11:12:22 +0800201 register "customized_leds" = "0x05af"
David Wu7524c8d2022-06-02 17:21:00 +0800202 register "customized_led0" = "0x23f"
203 register "customized_led2" = "0x028"
204 register "enable_aspm_l1_2" = "1"
Kapil Porwal39f50422022-11-26 02:38:38 +0530205 register "add_acpi_dma_property" = "true"
David Wu7524c8d2022-06-02 17:21:00 +0800206 device pci 00.0 on end
207 end
David Wu8a584832023-08-23 11:12:22 +0800208 end # RTL8125 and RTL8111K Ethernet NIC
David Wu7524c8d2022-06-02 17:21:00 +0800209 device ref pcie_rp8 on
210 chip soc/intel/common/block/pcie/rtd3
211 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H13)"
212 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D18)"
213 register "srcclk_pin" = "3"
214 device generic 0 on end
215 end
216 end #PCIE8 SD card
217 device ref gspi1 off end
218 device ref pch_espi on
219 chip ec/google/chromeec
220 use conn0 as mux_conn[0]
221 device pnp 0c09.0 on end
222 end
223 end
224 device ref pmc hidden
225 chip drivers/intel/pmc_mux
226 device generic 0 on
227 chip drivers/intel/pmc_mux/conn
228 use usb2_port1 as usb2_port
229 use tcss_usb3_port1 as usb3_port
230 device generic 0 alias conn0 on end
231 end
232 end
233 end
234 end
235 device ref tcss_xhci on
236 chip drivers/usb/acpi
237 device ref tcss_root_hub on
238 chip drivers/usb/acpi
239 register "desc" = ""USB3 Type-C Port C0 (MLB)""
240 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
David Wu05d135e2022-06-30 13:33:40 +0800241 register "use_custom_pld" = "true"
242 register "custom_pld" = "ACPI_PLD_TYPE_C(BACK, RIGHT, ACPI_PLD_GROUP(1, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800243 device ref tcss_usb3_port1 on end
244 end
245 end
246 end
247 end
248 device ref xhci on
249 chip drivers/usb/acpi
250 device ref xhci_root_hub on
251 chip drivers/usb/acpi
252 register "desc" = ""USB2 Type-C Port C0 (MLB)""
253 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
David Wu05d135e2022-06-30 13:33:40 +0800254 register "use_custom_pld" = "true"
255 register "custom_pld" = "ACPI_PLD_TYPE_C(BACK, RIGHT, ACPI_PLD_GROUP(1, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800256 device ref usb2_port1 on end
257 end
258 chip drivers/usb/acpi
259 register "desc" = ""USB2 Type-A Port A3 (MLB)""
260 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800261 register "use_custom_pld" = "true"
262 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, LEFT, ACPI_PLD_GROUP(5, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800263 device ref usb2_port6 on end
264 end
265 chip drivers/usb/acpi
266 register "desc" = ""USB2 Type-A Port A2 (MLB)""
267 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800268 register "use_custom_pld" = "true"
269 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, CENTER, ACPI_PLD_GROUP(6, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800270 device ref usb2_port7 on end
271 end
272 chip drivers/usb/acpi
273 register "desc" = ""USB2 Type-A Port A1 (MLB)""
274 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800275 register "use_custom_pld" = "true"
276 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, LEFT, ACPI_PLD_GROUP(4, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800277 device ref usb2_port8 on end
278 end
279 chip drivers/usb/acpi
280 register "desc" = ""USB2 Type-A Port A0 (MLB)""
281 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800282 register "use_custom_pld" = "true"
283 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, RIGHT, ACPI_PLD_GROUP(1, 2))"
David Wu7524c8d2022-06-02 17:21:00 +0800284 device ref usb2_port9 on end
285 end
286 chip drivers/usb/acpi
287 register "desc" = ""USB2 Bluetooth""
288 register "type" = "UPC_TYPE_INTERNAL"
289 register "reset_gpio" =
290 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D4)"
291 device ref usb2_port10 on end
292 end
293 chip drivers/usb/acpi
294 register "desc" = ""USB3 Type-A Port A0 (MLB)""
295 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800296 register "use_custom_pld" = "true"
297 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, RIGHT, ACPI_PLD_GROUP(1, 2))"
David Wu7524c8d2022-06-02 17:21:00 +0800298 device ref usb3_port1 on end
299 end
300 chip drivers/usb/acpi
301 register "desc" = ""USB3 Type-A Port A1 (MLB)""
302 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800303 register "use_custom_pld" = "true"
304 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, LEFT, ACPI_PLD_GROUP(4, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800305 device ref usb3_port2 on end
306 end
307 chip drivers/usb/acpi
308 register "desc" = ""USB3 Type-A Port A2 (MLB)""
309 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800310 register "use_custom_pld" = "true"
311 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, CENTER, ACPI_PLD_GROUP(6, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800312 device ref usb3_port3 on end
313 end
314 chip drivers/usb/acpi
315 register "desc" = ""USB3 Type-A Port A3 (MLB)""
316 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800317 register "use_custom_pld" = "true"
318 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, LEFT, ACPI_PLD_GROUP(5, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800319 device ref usb3_port4 on end
320 end
321 end
322 end
323 end
324 end
David Wub844e6d2022-05-21 17:02:10 +0800325end