blob: 6168b2fd22d20bb39a5087b5cd081dffa562eeaa [file] [log] [blame]
David Wub95ebf92022-06-06 16:41:31 +08001fw_config
2 field AUDIO 0 2
3 option AUDIO_UNKNOWN 0
4 option NAU88L25B_I2S 1
5 end
David Wu44cc1b92022-10-20 13:33:20 +08006 field BJ_POWER 3 4
7 option BJ_POWER_150W 0
8 option BJ_POWER_230W 1
9 option BJ_POWER_65W 2
10 option BJ_POWER_135W 3
11 end
David Wu72d71812023-07-06 16:59:57 +080012 field MB_USBC 6 7
13 option TC_USB4 0
14 option TC_USB3 1
15 end
David Wub95ebf92022-06-06 16:41:31 +080016end
17
David Wub844e6d2022-05-21 17:02:10 +080018chip soc/intel/alderlake
David Wu0c4ba1b2023-06-02 10:27:39 +080019 register "domain_vr_config[VR_DOMAIN_IA]" = "{
20 .enable_fast_vmode = 1,
21 }"
22
Derek Huang3d2df352022-10-21 10:39:36 +000023 register "sagv" = "SaGv_Enabled"
24
David Wudf721bd0c2022-07-25 11:09:19 +080025 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Disable USB2 Port 1
26 register "usb2_ports[2]" = "USB2_PORT_EMPTY" # Disable USB2 Port 2
27 register "usb2_ports[4]" = "USB2_PORT_EMPTY" # Disable USB2 Port 4
28
29 register "usb3_ports[0]" = "{
30 .enable = 1,
31 .ocpin = OC_SKIP,
32 .tx_de_emp = 0x2B,
33 .tx_downscale_amp = 0x00,
34 }" # Type-A port A0
35 register "usb3_ports[1]" = "{
36 .enable = 1,
37 .ocpin = OC_SKIP,
38 .tx_de_emp = 0x2B,
39 .tx_downscale_amp = 0x00,
40 }" # Type-A port A1
41
David Wu7524c8d2022-06-02 17:21:00 +080042 register "serial_io_gspi_mode" = "{
43 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
44 [PchSerialIoIndexGSPI1] = PchSerialIoDisabled,
45 }"
David Wub844e6d2022-05-21 17:02:10 +080046
David Wuf2df9492022-07-05 17:44:56 +080047 register "ddi_ports_config" = "{
48 [DDI_PORT_A] = DDI_ENABLE_HPD,
49 [DDI_PORT_B] = DDI_ENABLE_HPD | DDI_ENABLE_DDC,
50 [DDI_PORT_1] = DDI_ENABLE_HPD,
51 [DDI_PORT_3] = DDI_ENABLE_HPD | DDI_ENABLE_DDC,
52 }"
53
David Wu7524c8d2022-06-02 17:21:00 +080054 device domain 0 on
55 device ref dtt on
56 chip drivers/intel/dptf
57 ## sensor information
58 register "options.tsr[0].desc" = ""DRAM""
59 register "options.tsr[1].desc" = ""Charger""
David Wub844e6d2022-05-21 17:02:10 +080060
David Wu7524c8d2022-06-02 17:21:00 +080061 # TODO: below values are initial reference values only
62 ## Active Policy
63 register "policies.active" = "{
64 [0] = {
65 .target = DPTF_CPU,
66 .thresholds = {
67 TEMP_PCT(85, 90),
68 TEMP_PCT(80, 80),
69 TEMP_PCT(75, 70),
70 }
71 }
72 }"
73
74 ## Passive Policy
75 register "policies.passive" = "{
76 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
77 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 75, 5000),
78 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_1, 75, 5000),
79 }"
80
81 ## Critical Policy
82 register "policies.critical" = "{
83 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
84 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 85, SHUTDOWN),
85 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 85, SHUTDOWN),
86 }"
87
88 register "controls.power_limits" = "{
89 .pl1 = {
90 .min_power = 3000,
91 .max_power = 15000,
92 .time_window_min = 28 * MSECS_PER_SEC,
93 .time_window_max = 32 * MSECS_PER_SEC,
94 .granularity = 200,
95 },
96 .pl2 = {
97 .min_power = 55000,
98 .max_power = 55000,
99 .time_window_min = 28 * MSECS_PER_SEC,
100 .time_window_max = 32 * MSECS_PER_SEC,
101 .granularity = 1000,
102 }
103 }"
104
105 ## Charger Performance Control (Control, mA)
106 register "controls.charger_perf" = "{
107 [0] = { 255, 1700 },
108 [1] = { 24, 1500 },
109 [2] = { 16, 1000 },
110 [3] = { 8, 500 }
111 }"
112
113 ## Fan Performance Control (Percent, Speed, Noise, Power)
114 register "controls.fan_perf" = "{
115 [0] = { 90, 6700, 220, 2200, },
116 [1] = { 80, 5800, 180, 1800, },
117 [2] = { 70, 5000, 145, 1450, },
118 [3] = { 60, 4900, 115, 1150, },
119 [4] = { 50, 3838, 90, 900, },
120 [5] = { 40, 2904, 55, 550, },
121 [6] = { 30, 2337, 30, 300, },
122 [7] = { 20, 1608, 15, 150, },
123 [8] = { 10, 800, 10, 100, },
124 [9] = { 0, 0, 0, 50, }
125 }"
126
127 ## Fan options
128 register "options.fan.fine_grained_control" = "1"
129 register "options.fan.step_size" = "2"
130
131 device generic 0 alias dptf_policy on end
132 end
133 end
134 device ref pcie4_0 on
135 # Enable CPU PCIE RP 1 using CLK 0
136 register "cpu_pcie_rp[CPU_RP(1)]" = "{
137 .clk_req = 0,
138 .clk_src = 0,
139 .flags = PCIE_RP_LTR | PCIE_RP_AER,
140 }"
141 end
David Wu72d71812023-07-06 16:59:57 +0800142 device ref tbt_pcie_rp0 on
143 probe MB_USBC TC_USB4
144 end
145 device ref tbt_pcie_rp1 on
146 probe MB_USBC TC_USB4
147 end
148 device ref tbt_pcie_rp2 on
149 probe MB_USBC TC_USB4
150 end
David Wu7524c8d2022-06-02 17:21:00 +0800151 device ref tcss_dma0 on
David Wu72d71812023-07-06 16:59:57 +0800152 probe MB_USBC TC_USB4
David Wu7524c8d2022-06-02 17:21:00 +0800153 chip drivers/intel/usb4/retimer
154 register "dfp[0].power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E4)"
155 use tcss_usb3_port1 as dfp[0].typec_port
156 device generic 0 on end
157 end
158 end
159 device ref cnvi_wifi on
160 chip drivers/wifi/generic
161 register "wake" = "GPE0_PME_B0"
162 device generic 0 on end
163 end
164 end
165 device ref i2c0 on
166 chip drivers/i2c/nau8825
167 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_A23)"
168 register "jkdet_enable" = "1"
169 register "jkdet_pull_enable" = "0"
170 register "jkdet_pull_up" = "0"
171 register "jkdet_polarity" = "1" # ActiveLow
172 register "vref_impedance" = "2" # 125kOhm
173 register "micbias_voltage" = "6" # 2.754
174 register "sar_threshold_num" = "4"
175 register "sar_threshold[0]" = "0x0C"
176 register "sar_threshold[1]" = "0x1C"
177 register "sar_threshold[2]" = "0x38"
178 register "sar_threshold[3]" = "0x60"
179 register "sar_hysteresis" = "1"
180 register "sar_voltage" = "6"
181 register "sar_compare_time" = "0" # 500ns
182 register "sar_sampling_time" = "0" # 2us
183 register "short_key_debounce" = "2" # 100ms
184 register "jack_insert_debounce" = "7" # 512ms
185 register "jack_eject_debounce" = "7" # 512ms
David Wub95ebf92022-06-06 16:41:31 +0800186 device i2c 1a on
187 probe AUDIO NAU88L25B_I2S
188 end
David Wu7524c8d2022-06-02 17:21:00 +0800189 end
190 end
191 device ref pcie_rp7 on
192 chip drivers/net
193 register "wake" = "GPE0_DW0_07"
194 register "led_feature" = "0xe0"
195 register "customized_led0" = "0x23f"
196 register "customized_led2" = "0x028"
197 register "enable_aspm_l1_2" = "1"
Kapil Porwal39f50422022-11-26 02:38:38 +0530198 register "add_acpi_dma_property" = "true"
David Wu7524c8d2022-06-02 17:21:00 +0800199 device pci 00.0 on end
200 end
201 end # RTL8125 Ethernet NIC
202 device ref pcie_rp8 on
203 chip soc/intel/common/block/pcie/rtd3
204 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H13)"
205 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D18)"
206 register "srcclk_pin" = "3"
207 device generic 0 on end
208 end
209 end #PCIE8 SD card
210 device ref gspi1 off end
211 device ref pch_espi on
212 chip ec/google/chromeec
213 use conn0 as mux_conn[0]
214 device pnp 0c09.0 on end
215 end
216 end
217 device ref pmc hidden
218 chip drivers/intel/pmc_mux
219 device generic 0 on
220 chip drivers/intel/pmc_mux/conn
221 use usb2_port1 as usb2_port
222 use tcss_usb3_port1 as usb3_port
223 device generic 0 alias conn0 on end
224 end
225 end
226 end
227 end
228 device ref tcss_xhci on
229 chip drivers/usb/acpi
230 device ref tcss_root_hub on
231 chip drivers/usb/acpi
232 register "desc" = ""USB3 Type-C Port C0 (MLB)""
233 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
David Wu05d135e2022-06-30 13:33:40 +0800234 register "use_custom_pld" = "true"
235 register "custom_pld" = "ACPI_PLD_TYPE_C(BACK, RIGHT, ACPI_PLD_GROUP(1, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800236 device ref tcss_usb3_port1 on end
237 end
238 end
239 end
240 end
241 device ref xhci on
242 chip drivers/usb/acpi
243 device ref xhci_root_hub on
244 chip drivers/usb/acpi
245 register "desc" = ""USB2 Type-C Port C0 (MLB)""
246 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
David Wu05d135e2022-06-30 13:33:40 +0800247 register "use_custom_pld" = "true"
248 register "custom_pld" = "ACPI_PLD_TYPE_C(BACK, RIGHT, ACPI_PLD_GROUP(1, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800249 device ref usb2_port1 on end
250 end
251 chip drivers/usb/acpi
252 register "desc" = ""USB2 Type-A Port A3 (MLB)""
253 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800254 register "use_custom_pld" = "true"
255 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, LEFT, ACPI_PLD_GROUP(5, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800256 device ref usb2_port6 on end
257 end
258 chip drivers/usb/acpi
259 register "desc" = ""USB2 Type-A Port A2 (MLB)""
260 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800261 register "use_custom_pld" = "true"
262 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, CENTER, ACPI_PLD_GROUP(6, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800263 device ref usb2_port7 on end
264 end
265 chip drivers/usb/acpi
266 register "desc" = ""USB2 Type-A Port A1 (MLB)""
267 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800268 register "use_custom_pld" = "true"
269 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, LEFT, ACPI_PLD_GROUP(4, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800270 device ref usb2_port8 on end
271 end
272 chip drivers/usb/acpi
273 register "desc" = ""USB2 Type-A Port A0 (MLB)""
274 register "type" = "UPC_TYPE_A"
David Wu05d135e2022-06-30 13:33:40 +0800275 register "use_custom_pld" = "true"
276 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, RIGHT, ACPI_PLD_GROUP(1, 2))"
David Wu7524c8d2022-06-02 17:21:00 +0800277 device ref usb2_port9 on end
278 end
279 chip drivers/usb/acpi
280 register "desc" = ""USB2 Bluetooth""
281 register "type" = "UPC_TYPE_INTERNAL"
282 register "reset_gpio" =
283 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D4)"
284 device ref usb2_port10 on end
285 end
286 chip drivers/usb/acpi
287 register "desc" = ""USB3 Type-A Port A0 (MLB)""
288 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800289 register "use_custom_pld" = "true"
290 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, RIGHT, ACPI_PLD_GROUP(1, 2))"
David Wu7524c8d2022-06-02 17:21:00 +0800291 device ref usb3_port1 on end
292 end
293 chip drivers/usb/acpi
294 register "desc" = ""USB3 Type-A Port A1 (MLB)""
295 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800296 register "use_custom_pld" = "true"
297 register "custom_pld" = "ACPI_PLD_TYPE_A(FRONT, LEFT, ACPI_PLD_GROUP(4, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800298 device ref usb3_port2 on end
299 end
300 chip drivers/usb/acpi
301 register "desc" = ""USB3 Type-A Port A2 (MLB)""
302 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800303 register "use_custom_pld" = "true"
304 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, CENTER, ACPI_PLD_GROUP(6, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800305 device ref usb3_port3 on end
306 end
307 chip drivers/usb/acpi
308 register "desc" = ""USB3 Type-A Port A3 (MLB)""
309 register "type" = "UPC_TYPE_USB3_A"
David Wu05d135e2022-06-30 13:33:40 +0800310 register "use_custom_pld" = "true"
311 register "custom_pld" = "ACPI_PLD_TYPE_A(BACK, LEFT, ACPI_PLD_GROUP(5, 1))"
David Wu7524c8d2022-06-02 17:21:00 +0800312 device ref usb3_port4 on end
313 end
314 end
315 end
316 end
317 end
David Wub844e6d2022-05-21 17:02:10 +0800318end