blob: 406fc8d33e38e1957fc35aa7e8e3fc0721189de4 [file] [log] [blame]
Angel Pons8a3453f2020-04-02 23:48:19 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Werner Zeh6c571462016-07-05 07:16:34 +02003
4#include <types.h>
Werner Zeh6c571462016-07-05 07:16:34 +02005#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
8#include <device/pci_def.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02009#include <device/mmio.h>
Werner Zeh6c571462016-07-05 07:16:34 +020010#include <hwilib.h>
Werner Zehf1f67c32017-10-19 07:21:54 +020011#include <bootstate.h>
Elyes HAOUASbf0970e2019-03-21 11:10:03 +010012
Werner Zeh6c571462016-07-05 07:16:34 +020013#include "nc_fpga.h"
14
Werner Zehf1f67c32017-10-19 07:21:54 +020015static void *nc_fpga_bar0;
16
Werner Zeh6c571462016-07-05 07:16:34 +020017#define FPGA_SET_PARAM(src, dst) \
18{ \
Werner Zeh2db79222017-07-05 15:52:52 +020019 uint32_t var; \
20 if (hwilib_get_field(src, (uint8_t *)&var, sizeof(var))) \
Werner Zehd5960c42017-07-14 10:24:00 +020021 dst = ((typeof(dst))var); \
Werner Zeh6c571462016-07-05 07:16:34 +020022}
23
24static void init_temp_mon (void *base_adr)
25{
26 uint32_t cc[5], i = 0;
27 uint8_t num = 0;
28 volatile fan_ctrl_t *ctrl = (fan_ctrl_t *)base_adr;
29
30 /* Program sensor delay first. */
31 FPGA_SET_PARAM(FANSensorDelay, ctrl->sensordelay);
32 /* Program correction curve for every used sensor. */
Werner Zeh2db79222017-07-05 15:52:52 +020033 if ((hwilib_get_field(FANSensorNum, &num, 1) != 1) ||
Werner Zeh6c571462016-07-05 07:16:34 +020034 (num == 0) || (num > MAX_NUM_SENSORS))
35 return;
36 for (i = 0; i < num; i ++) {
37 if (hwilib_get_field(FANSensorCfg0 + i, (uint8_t *)&cc[0],
38 sizeof(cc)) == sizeof(cc)) {
39 ctrl->sensorcfg[cc[0]].rmin = cc[1] & 0xffff;
40 ctrl->sensorcfg[cc[0]].rmax = cc[2] & 0xffff;
41 ctrl->sensorcfg[cc[0]].nmin = cc[3] & 0xffff;
42 ctrl->sensorcfg[cc[0]].nmax = cc[4] & 0xffff;
43 }
44 }
45 ctrl->sensornum = num;
Mario Scheithauer0b42c8a2017-09-26 13:37:49 +020046
47 /* Program sensor selection and temperature thresholds. */
48 FPGA_SET_PARAM(FANSensorSelect, ctrl->sensorselect);
49 FPGA_SET_PARAM(T_Warn, ctrl->t_warn);
50 FPGA_SET_PARAM(T_Crit, ctrl->t_crit);
Werner Zeh6c571462016-07-05 07:16:34 +020051}
52
53static void init_fan_ctrl (void *base_adr)
54{
Werner Zeh89a7b6b2017-06-30 10:38:08 +020055 uint8_t mask = 0, freeze_disable = 0, fan_req = 0;
Werner Zeh6c571462016-07-05 07:16:34 +020056 volatile fan_ctrl_t *ctrl = (fan_ctrl_t *)base_adr;
57
58 /* Program all needed fields of FAN controller. */
Werner Zeh6c571462016-07-05 07:16:34 +020059 FPGA_SET_PARAM(FANSamplingTime, ctrl->samplingtime);
60 FPGA_SET_PARAM(FANSetPoint, ctrl->setpoint);
61 FPGA_SET_PARAM(FANHystCtrl, ctrl->hystctrl);
62 FPGA_SET_PARAM(FANHystVal, ctrl->hystval);
63 FPGA_SET_PARAM(FANHystThreshold, ctrl->hystthreshold);
64 FPGA_SET_PARAM(FANKp, ctrl->kp);
65 FPGA_SET_PARAM(FANKi, ctrl->ki);
66 FPGA_SET_PARAM(FANKd, ctrl->kd);
67 FPGA_SET_PARAM(FANMaxSpeed, ctrl->fanmax);
Werner Zehc38ab852017-07-27 13:48:18 +020068 FPGA_SET_PARAM(FANStartSpeed, ctrl->fanmin);
Werner Zeh6c571462016-07-05 07:16:34 +020069 /* Set freeze and FAN configuration. */
70 if ((hwilib_get_field(FF_FanReq, &fan_req, 1) == 1) &&
Werner Zeh89a7b6b2017-06-30 10:38:08 +020071 (hwilib_get_field(FF_FreezeDis, &freeze_disable, 1) == 1)) {
Werner Zeh6c571462016-07-05 07:16:34 +020072 if (!fan_req)
73 mask = 1;
Elyes HAOUAS1943f372018-05-04 16:30:39 +020074 else if (fan_req && !freeze_disable)
Werner Zeh6c571462016-07-05 07:16:34 +020075 mask = 2;
76 else
77 mask = 3;
78 ctrl->fanmon = mask << 10;
79 }
80}
81
82/** \brief This function is the driver entry point for the init phase
83 * of the PCI bus allocator. It will initialize all the needed parts
84 * of NC_FPGA.
85 * @param *dev Pointer to the used PCI device
86 * @return void Nothing is given back
87 */
88static void nc_fpga_init(struct device *dev)
89{
90 void *bar0_ptr = NULL;
91 uint8_t cmd_reg;
92 uint32_t cap = 0;
93
94 /* All we need is mapped to BAR 0, get the address. */
95 bar0_ptr = (void *)(pci_read_config32(dev, PCI_BASE_ADDRESS_0) &
96 ~PCI_BASE_ADDRESS_MEM_ATTR_MASK);
97 cmd_reg = pci_read_config8(dev, PCI_COMMAND);
98 /* Ensure BAR0 has a valid value. */
99 if (!bar0_ptr || !(cmd_reg & PCI_COMMAND_MEMORY))
100 return;
101 /* Ensure this is really a NC FPGA by checking magic register. */
102 if (read32(bar0_ptr + NC_MAGIC_OFFSET) != NC_FPGA_MAGIC)
103 return;
Werner Zehf1f67c32017-10-19 07:21:54 +0200104 /* Save BAR0 address so that it can be used on all NC_FPGA devices to
105 set the FW_DONE bit before jumping to payload. */
106 nc_fpga_bar0 = bar0_ptr;
Werner Zeh6c571462016-07-05 07:16:34 +0200107 /* Open hwinfo block. */
108 if (hwilib_find_blocks("hwinfo.hex") != CB_SUCCESS)
109 return;
110 /* Set up FAN controller and temperature monitor according to */
111 /* capability bits. */
112 cap = read32(bar0_ptr + NC_CAP1_OFFSET);
113 if (cap & (NC_CAP1_TEMP_MON | NC_CAP1_FAN_CTRL))
114 init_temp_mon(bar0_ptr + NC_FANMON_CTRL_OFFSET);
115 if (cap & NC_CAP1_FAN_CTRL)
116 init_fan_ctrl(bar0_ptr + NC_FANMON_CTRL_OFFSET);
Mario Scheithauerc4ff1de2017-06-12 10:02:10 +0200117 if (cap & NC_CAP1_DSAVE_NMI_DELAY) {
118 uint16_t *dsave_ptr = (uint16_t *)(bar0_ptr + NC_DSAVE_OFFSET);
119 FPGA_SET_PARAM(NvramVirtTimeDsaveReset, *dsave_ptr);
120 }
121 if (cap & NC_CAP1_BL_BRIGHTNESS_CTRL) {
122 uint8_t *bl_bn_ptr =
123 (uint8_t *)(bar0_ptr + NC_BL_BRIGHTNESS_OFFSET);
124 uint8_t *bl_pwm_ptr = (uint8_t *)(bar0_ptr + NC_BL_PWM_OFFSET);
125 FPGA_SET_PARAM(BL_Brightness, *bl_bn_ptr);
126 FPGA_SET_PARAM(PF_PwmFreq, *bl_pwm_ptr);
127 }
Werner Zeh6c571462016-07-05 07:16:34 +0200128}
129
Julius Wernercd49cce2019-03-05 16:53:33 -0800130#if CONFIG(NC_FPGA_NOTIFY_CB_READY)
Werner Zehf1f67c32017-10-19 07:21:54 +0200131/* Set FW_DONE bit in FPGA before jumping to payload. */
132static void set_fw_done(void *unused)
133{
134 uint32_t reg;
135
136 if (nc_fpga_bar0) {
137 reg = read32(nc_fpga_bar0 + NC_DIAG_CTRL_OFFSET);
138 reg |= NC_DIAG_FW_DONE;
139 write32(nc_fpga_bar0 + NC_DIAG_CTRL_OFFSET, reg);
140 }
141}
142
143BOOT_STATE_INIT_ENTRY(BS_PAYLOAD_BOOT, BS_ON_ENTRY, set_fw_done, NULL);
144#endif
145
Werner Zeh6c571462016-07-05 07:16:34 +0200146static struct device_operations nc_fpga_ops = {
147 .read_resources = pci_dev_read_resources,
148 .set_resources = pci_dev_set_resources,
149 .enable_resources = pci_dev_enable_resources,
150 .init = nc_fpga_init,
Werner Zeh6c571462016-07-05 07:16:34 +0200151};
152
Mario Scheithauerc4ff1de2017-06-12 10:02:10 +0200153static const unsigned short nc_fpga_device_ids[] = { 0x4080, 0x4091, 0 };
Werner Zeh6c571462016-07-05 07:16:34 +0200154
155static const struct pci_driver nc_fpga_driver __pci_driver = {
156 .ops = &nc_fpga_ops,
Mario Scheithauerc4ff1de2017-06-12 10:02:10 +0200157 .vendor = PCI_VENDOR_ID_SIEMENS,
Werner Zeh6c571462016-07-05 07:16:34 +0200158 .devices = nc_fpga_device_ids,
159};