blob: fb681adb2d3611dda821f26260660b92bd893c0b [file] [log] [blame]
Werner Zeh6c571462016-07-05 07:16:34 +02001/*
2 * This file is part of the coreboot project.
3 *
Mario Scheithauera39aede2017-11-06 16:47:27 +01004 * Copyright (C) 2016-2017 Siemens AG
Werner Zeh6c571462016-07-05 07:16:34 +02005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <types.h>
Werner Zeh6c571462016-07-05 07:16:34 +020017#include <device/pci.h>
18#include <device/pci_ids.h>
19#include <device/pci_ops.h>
20#include <device/pci_def.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020021#include <device/mmio.h>
Werner Zeh6c571462016-07-05 07:16:34 +020022#include <hwilib.h>
Werner Zehf1f67c32017-10-19 07:21:54 +020023#include <bootstate.h>
Elyes HAOUASbf0970e2019-03-21 11:10:03 +010024
Werner Zeh6c571462016-07-05 07:16:34 +020025#include "nc_fpga.h"
26
Werner Zehf1f67c32017-10-19 07:21:54 +020027static void *nc_fpga_bar0;
28
Werner Zeh6c571462016-07-05 07:16:34 +020029#define FPGA_SET_PARAM(src, dst) \
30{ \
Werner Zeh2db79222017-07-05 15:52:52 +020031 uint32_t var; \
32 if (hwilib_get_field(src, (uint8_t *)&var, sizeof(var))) \
Werner Zehd5960c42017-07-14 10:24:00 +020033 dst = ((typeof(dst))var); \
Werner Zeh6c571462016-07-05 07:16:34 +020034}
35
36static void init_temp_mon (void *base_adr)
37{
38 uint32_t cc[5], i = 0;
39 uint8_t num = 0;
40 volatile fan_ctrl_t *ctrl = (fan_ctrl_t *)base_adr;
41
42 /* Program sensor delay first. */
43 FPGA_SET_PARAM(FANSensorDelay, ctrl->sensordelay);
44 /* Program correction curve for every used sensor. */
Werner Zeh2db79222017-07-05 15:52:52 +020045 if ((hwilib_get_field(FANSensorNum, &num, 1) != 1) ||
Werner Zeh6c571462016-07-05 07:16:34 +020046 (num == 0) || (num > MAX_NUM_SENSORS))
47 return;
48 for (i = 0; i < num; i ++) {
49 if (hwilib_get_field(FANSensorCfg0 + i, (uint8_t *)&cc[0],
50 sizeof(cc)) == sizeof(cc)) {
51 ctrl->sensorcfg[cc[0]].rmin = cc[1] & 0xffff;
52 ctrl->sensorcfg[cc[0]].rmax = cc[2] & 0xffff;
53 ctrl->sensorcfg[cc[0]].nmin = cc[3] & 0xffff;
54 ctrl->sensorcfg[cc[0]].nmax = cc[4] & 0xffff;
55 }
56 }
57 ctrl->sensornum = num;
Mario Scheithauer0b42c8a2017-09-26 13:37:49 +020058
59 /* Program sensor selection and temperature thresholds. */
60 FPGA_SET_PARAM(FANSensorSelect, ctrl->sensorselect);
61 FPGA_SET_PARAM(T_Warn, ctrl->t_warn);
62 FPGA_SET_PARAM(T_Crit, ctrl->t_crit);
Werner Zeh6c571462016-07-05 07:16:34 +020063}
64
65static void init_fan_ctrl (void *base_adr)
66{
Werner Zeh89a7b6b2017-06-30 10:38:08 +020067 uint8_t mask = 0, freeze_disable = 0, fan_req = 0;
Werner Zeh6c571462016-07-05 07:16:34 +020068 volatile fan_ctrl_t *ctrl = (fan_ctrl_t *)base_adr;
69
70 /* Program all needed fields of FAN controller. */
Werner Zeh6c571462016-07-05 07:16:34 +020071 FPGA_SET_PARAM(FANSamplingTime, ctrl->samplingtime);
72 FPGA_SET_PARAM(FANSetPoint, ctrl->setpoint);
73 FPGA_SET_PARAM(FANHystCtrl, ctrl->hystctrl);
74 FPGA_SET_PARAM(FANHystVal, ctrl->hystval);
75 FPGA_SET_PARAM(FANHystThreshold, ctrl->hystthreshold);
76 FPGA_SET_PARAM(FANKp, ctrl->kp);
77 FPGA_SET_PARAM(FANKi, ctrl->ki);
78 FPGA_SET_PARAM(FANKd, ctrl->kd);
79 FPGA_SET_PARAM(FANMaxSpeed, ctrl->fanmax);
Werner Zehc38ab852017-07-27 13:48:18 +020080 FPGA_SET_PARAM(FANStartSpeed, ctrl->fanmin);
Werner Zeh6c571462016-07-05 07:16:34 +020081 /* Set freeze and FAN configuration. */
82 if ((hwilib_get_field(FF_FanReq, &fan_req, 1) == 1) &&
Werner Zeh89a7b6b2017-06-30 10:38:08 +020083 (hwilib_get_field(FF_FreezeDis, &freeze_disable, 1) == 1)) {
Werner Zeh6c571462016-07-05 07:16:34 +020084 if (!fan_req)
85 mask = 1;
Elyes HAOUAS1943f372018-05-04 16:30:39 +020086 else if (fan_req && !freeze_disable)
Werner Zeh6c571462016-07-05 07:16:34 +020087 mask = 2;
88 else
89 mask = 3;
90 ctrl->fanmon = mask << 10;
91 }
92}
93
94/** \brief This function is the driver entry point for the init phase
95 * of the PCI bus allocator. It will initialize all the needed parts
96 * of NC_FPGA.
97 * @param *dev Pointer to the used PCI device
98 * @return void Nothing is given back
99 */
100static void nc_fpga_init(struct device *dev)
101{
102 void *bar0_ptr = NULL;
103 uint8_t cmd_reg;
104 uint32_t cap = 0;
105
106 /* All we need is mapped to BAR 0, get the address. */
107 bar0_ptr = (void *)(pci_read_config32(dev, PCI_BASE_ADDRESS_0) &
108 ~PCI_BASE_ADDRESS_MEM_ATTR_MASK);
109 cmd_reg = pci_read_config8(dev, PCI_COMMAND);
110 /* Ensure BAR0 has a valid value. */
111 if (!bar0_ptr || !(cmd_reg & PCI_COMMAND_MEMORY))
112 return;
113 /* Ensure this is really a NC FPGA by checking magic register. */
114 if (read32(bar0_ptr + NC_MAGIC_OFFSET) != NC_FPGA_MAGIC)
115 return;
Werner Zehf1f67c32017-10-19 07:21:54 +0200116 /* Save BAR0 address so that it can be used on all NC_FPGA devices to
117 set the FW_DONE bit before jumping to payload. */
118 nc_fpga_bar0 = bar0_ptr;
Werner Zeh6c571462016-07-05 07:16:34 +0200119 /* Open hwinfo block. */
120 if (hwilib_find_blocks("hwinfo.hex") != CB_SUCCESS)
121 return;
122 /* Set up FAN controller and temperature monitor according to */
123 /* capability bits. */
124 cap = read32(bar0_ptr + NC_CAP1_OFFSET);
125 if (cap & (NC_CAP1_TEMP_MON | NC_CAP1_FAN_CTRL))
126 init_temp_mon(bar0_ptr + NC_FANMON_CTRL_OFFSET);
127 if (cap & NC_CAP1_FAN_CTRL)
128 init_fan_ctrl(bar0_ptr + NC_FANMON_CTRL_OFFSET);
Mario Scheithauerc4ff1de2017-06-12 10:02:10 +0200129 if (cap & NC_CAP1_DSAVE_NMI_DELAY) {
130 uint16_t *dsave_ptr = (uint16_t *)(bar0_ptr + NC_DSAVE_OFFSET);
131 FPGA_SET_PARAM(NvramVirtTimeDsaveReset, *dsave_ptr);
132 }
133 if (cap & NC_CAP1_BL_BRIGHTNESS_CTRL) {
134 uint8_t *bl_bn_ptr =
135 (uint8_t *)(bar0_ptr + NC_BL_BRIGHTNESS_OFFSET);
136 uint8_t *bl_pwm_ptr = (uint8_t *)(bar0_ptr + NC_BL_PWM_OFFSET);
137 FPGA_SET_PARAM(BL_Brightness, *bl_bn_ptr);
138 FPGA_SET_PARAM(PF_PwmFreq, *bl_pwm_ptr);
139 }
Werner Zeh6c571462016-07-05 07:16:34 +0200140}
141
Julius Wernercd49cce2019-03-05 16:53:33 -0800142#if CONFIG(NC_FPGA_NOTIFY_CB_READY)
Werner Zehf1f67c32017-10-19 07:21:54 +0200143/* Set FW_DONE bit in FPGA before jumping to payload. */
144static void set_fw_done(void *unused)
145{
146 uint32_t reg;
147
148 if (nc_fpga_bar0) {
149 reg = read32(nc_fpga_bar0 + NC_DIAG_CTRL_OFFSET);
150 reg |= NC_DIAG_FW_DONE;
151 write32(nc_fpga_bar0 + NC_DIAG_CTRL_OFFSET, reg);
152 }
153}
154
155BOOT_STATE_INIT_ENTRY(BS_PAYLOAD_BOOT, BS_ON_ENTRY, set_fw_done, NULL);
156#endif
157
Werner Zeh6c571462016-07-05 07:16:34 +0200158static struct device_operations nc_fpga_ops = {
159 .read_resources = pci_dev_read_resources,
160 .set_resources = pci_dev_set_resources,
161 .enable_resources = pci_dev_enable_resources,
162 .init = nc_fpga_init,
163 .scan_bus = 0,
164 .ops_pci = 0,
165};
166
Mario Scheithauerc4ff1de2017-06-12 10:02:10 +0200167static const unsigned short nc_fpga_device_ids[] = { 0x4080, 0x4091, 0 };
Werner Zeh6c571462016-07-05 07:16:34 +0200168
169static const struct pci_driver nc_fpga_driver __pci_driver = {
170 .ops = &nc_fpga_ops,
Mario Scheithauerc4ff1de2017-06-12 10:02:10 +0200171 .vendor = PCI_VENDOR_ID_SIEMENS,
Werner Zeh6c571462016-07-05 07:16:34 +0200172 .devices = nc_fpga_device_ids,
173};