blob: 2c93a38921027fc1aa24fbaba32c5b9adaa7d048 [file] [log] [blame]
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +08001chip soc/intel/skylake
2
3 # GPE configuration
4 register "gpe0_dw0" = "GPP_C"
5
6 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
7 register "gen2_dec" = "0x000c0201"
8
9 # FSP Configuration
Angel Ponse16692e2020-08-03 12:54:48 +020010 register "DspEnable" = "1"
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080011
12 # VR Settings Configuration for 4 Domains
13 #+----------------+-------+-------+-------+-------+
14 #| Domain/Setting | SA | IA | GTUS | GTS |
15 #+----------------+-------+-------+-------+-------+
16 #| Psi1Threshold | 20A | 20A | 20A | 20A |
17 #| Psi2Threshold | 5A | 5A | 5A | 5A |
18 #| Psi3Threshold | 1A | 1A | 1A | 1A |
19 #| Psi3Enable | 1 | 1 | 1 | 1 |
20 #| Psi4Enable | 1 | 1 | 1 | 1 |
21 #| ImonSlope | 0 | 0 | 0 | 0 |
22 #| ImonOffset | 0 | 0 | 0 | 0 |
23 #| IccMax | 7A | 34A | 35A | 35A |
24 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
25 #+----------------+-------+-------+-------+-------+
26 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
27 .vr_config_enable = 1, \
Wim Vervoorn57aa8e32019-12-06 11:30:33 +010028 .psi1threshold = VR_CFG_AMP(20), \
29 .psi2threshold = VR_CFG_AMP(5), \
30 .psi3threshold = VR_CFG_AMP(1), \
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080031 .psi3enable = 1, \
32 .psi4enable = 1, \
Wim Vervoorn57aa8e32019-12-06 11:30:33 +010033 .imon_slope = 0, \
34 .imon_offset = 0, \
35 .icc_max = VR_CFG_AMP(7), \
36 .voltage_limit = 1520 \
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080037 }"
38
39 # Enable Root ports.
40 # PCIE Port 1 x4 -> SLOT1
41 register "PcieRpEnable[0]" = "1"
42 register "PcieRpClkReqSupport[0]" = "1"
43 register "PcieRpClkReqNumber[0]" = "2"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040044 # RP1, uses CLK SRC 2
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080045 register "PcieRpClkSrcNumber[0]" = "2"
46
47 # PCIE Port 5 x1 -> SLOT2/LAN
48 register "PcieRpEnable[4]" = "1"
49 register "PcieRpClkReqSupport[4]" = "1"
50 register "PcieRpClkReqNumber[4]" = "3"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040051 # RP5, uses CLK SRC 3
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080052 register "PcieRpClkSrcNumber[4]" = "3"
53
54 # PCIE Port 6 x1 -> SLOT3
55 register "PcieRpEnable[5]" = "1"
56 register "PcieRpClkReqSupport[5]" = "1"
57 register "PcieRpClkReqNumber[5]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040058 # RP6, uses CLK SRC 1
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080059 register "PcieRpClkSrcNumber[5]" = "1"
60
61 # PCIE Port 7 Disabled
62 # PCIE Port 8 Disabled
63 # PCIE Port 9 x1 -> WLAN
64 register "PcieRpEnable[8]" = "1"
65 register "PcieRpClkReqSupport[8]" = "1"
66 register "PcieRpClkReqNumber[8]" = "5"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040067 # RP9, uses CLK SRC 5
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080068 register "PcieRpClkSrcNumber[8]" = "5"
69
70 # PCIE Port 10 x1 -> WiGig
71 register "PcieRpEnable[9]" = "1"
72 register "PcieRpClkReqSupport[9]" = "1"
73 register "PcieRpClkReqNumber[9]" = "4"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040074 # RP10, uses CLK SRC 4
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080075 register "PcieRpClkSrcNumber[9]" = "4"
76
77 # USB 2.0 Enable all ports
78 register "usb2_ports[0]" = "USB2_PORT_MAX(OC0)" # TYPE-A Port
79 register "usb2_ports[1]" = "USB2_PORT_MAX(OC2)" # TYPE-A Port
80 register "usb2_ports[2]" = "USB2_PORT_MAX(OC_SKIP)" # Bluetooth
81 register "usb2_ports[4]" = "USB2_PORT_MAX(OC_SKIP)" # Type-A Port
82 register "usb2_ports[5]" = "USB2_PORT_MAX(OC2)" # TYPE-A Port
83 register "usb2_ports[6]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
84 register "usb2_ports[7]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
85 register "usb2_ports[8]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
86 register "usb2_ports[9]" = "USB2_PORT_MAX(OC1)" # TYPE-A Port
87 register "usb2_ports[10]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
88 register "usb2_ports[11]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
89
90 # USB 3.0 Enable Port 1-4. Port 5 & 6 Disabled
91 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # TYPE-A Port
92 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPE-A Port
93 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPE-A Port
94 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC1)" # TYPE-A Port
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +080095
96 register "SsicPortEnable" = "1" # Enable SSIC for WWAN
97
98 # Must leave UART0 enabled or SD/eMMC will not work as PCI
99 register "SerialIoDevMode" = "{ \
100 [PchSerialIoIndexI2C0] = PchSerialIoPci, \
101 [PchSerialIoIndexI2C1] = PchSerialIoPci, \
102 [PchSerialIoIndexI2C2] = PchSerialIoPci, \
103 [PchSerialIoIndexI2C3] = PchSerialIoPci, \
104 [PchSerialIoIndexI2C4] = PchSerialIoPci, \
105 [PchSerialIoIndexI2C5] = PchSerialIoDisabled, \
106 [PchSerialIoIndexSpi0] = PchSerialIoDisabled, \
107 [PchSerialIoIndexSpi1] = PchSerialIoDisabled, \
108 [PchSerialIoIndexUart0] = PchSerialIoPci, \
109 [PchSerialIoIndexUart1] = PchSerialIoDisabled, \
110 [PchSerialIoIndexUart2] = PchSerialIoSkipInit, \
111 }"
112
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +0800113 device domain 0 on
Felix Singer4d5c4e02020-07-29 22:28:37 +0200114 device pci 05.0 on end # SA IMGU
Felix Singere2186672020-07-29 23:20:52 +0200115 device pci 14.3 on end # Camera
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +0800116 device pci 1c.0 on end # PCI Express Port 1 x4 SLOT1
117 device pci 1c.4 on end # PCI Express Port 5 x1 SLOT2/LAN
118 device pci 1c.5 on end # PCI Express Port 6 x1 SLOT3
119 device pci 1d.0 on end # PCI Express Port 9 x1 WLAN
120 device pci 1d.1 on end # PCI Express Port 10 x1 WIGIG
121 device pci 1f.0 on
122 chip drivers/pc80/tpm
123 device pnp 0c31.0 on end
124 end
125 end # LPC Interface
Felix Singer048d9b52020-07-25 14:31:58 +0200126 device pci 1f.3 on end # Intel HDA
Praveen hodagatta pranesh7e48b472019-01-04 01:10:25 +0800127 end
128end