blob: 6d29c57c75d223340861bef5428f1e849c8f9e59 [file] [log] [blame]
Ed Swierkb8e53eb2008-10-13 23:18:56 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Arastra, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ed Swierkb8e53eb2008-10-13 23:18:56 +000018 */
19
Ed Swierkb8e53eb2008-10-13 23:18:56 +000020#include <stdint.h>
21#include <stdlib.h>
22#include <device/pci_def.h>
23#include <device/pci_ids.h>
24#include <arch/io.h>
25#include <device/pnp_def.h>
26#include <arch/romcc_io.h>
27#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000028#include <pc80/mc146818rtc.h>
Ed Swierkb8e53eb2008-10-13 23:18:56 +000029#include "pc80/udelay_io.c"
Patrick Georgi12584e22010-05-08 09:14:51 +000030#include <console/console.h>
stepan836ae292010-12-08 05:42:47 +000031#include "southbridge/intel/i3100/early_smbus.c"
32#include "southbridge/intel/i3100/early_lpc.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000033#include "northbridge/intel/i3100/raminit_ep80579.h"
34#include "superio/intel/i3100/i3100.h"
35#include "cpu/x86/lapic/boot_cpu.c"
36#include "cpu/x86/mtrr/earlymtrr.c"
37#include "superio/intel/i3100/i3100_early_serial.c"
38#include "cpu/x86/bist.h"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000039#include <spd.h>
Ed Swierkb8e53eb2008-10-13 23:18:56 +000040
Ed Swierkb8e53eb2008-10-13 23:18:56 +000041#define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0 | DEVPRES_D3F0 | DEVPRES_D4F0)
42
Ed Swierkb8e53eb2008-10-13 23:18:56 +000043static inline int spd_read_byte(u16 device, u8 address)
44{
45 return smbus_read_byte(device, address);
46}
47
48#include "northbridge/intel/i3100/raminit_ep80579.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000049#include "lib/generic_sdram.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000050#include "../../intel/jarrell/debug.c"
Stefan Reinauerd41a0bc2010-04-09 13:33:59 +000051#include "arch/i386/lib/stages.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000052
Uwe Hermannd1a1d572010-11-10 18:22:11 +000053#define SERIAL_DEV PNP_DEV(0x4e, I3100_SP1)
54
Ed Swierkb8e53eb2008-10-13 23:18:56 +000055static void main(unsigned long bist)
56{
57 msr_t msr;
58 u16 perf;
59 static const struct mem_controller mch[] = {
60 {
61 .node_id = 0,
62 .f0 = PCI_DEV(0, 0x00, 0),
Uwe Hermann6dc92f02010-11-21 11:36:03 +000063 .channel0 = { DIMM2, DIMM3 },
Ed Swierkb8e53eb2008-10-13 23:18:56 +000064 }
65 };
66
67 if (bist == 0) {
68 /* Skip this if there was a built in self test failure */
69 early_mtrr_init();
Uwe Hermann7b997052010-11-21 22:47:22 +000070 if (memory_initialized())
Stefan Reinauerd41a0bc2010-04-09 13:33:59 +000071 skip_romstage();
Ed Swierkb8e53eb2008-10-13 23:18:56 +000072 }
73
74 /* Set up the console */
75 i3100_enable_superio();
Uwe Hermannd1a1d572010-11-10 18:22:11 +000076 i3100_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
77 i3100_configure_uart_clk(SERIAL_DEV, I3100_UART_CLK_PREDIVIDE_26);
78
Ed Swierkb8e53eb2008-10-13 23:18:56 +000079 uart_init();
80 console_init();
81
82 /* Prevent the TCO timer from rebooting us */
83 i3100_halt_tco_timer();
84
85 /* Halt if there was a built in self test failure */
86 report_bist_failure(bist);
87
88#ifdef TRUXTON_DEBUG
89 print_pci_devices();
90#endif
91 enable_smbus();
92 dump_spd_registers();
93
94 sdram_initialize(ARRAY_SIZE(mch), mch);
95 dump_pci_devices();
96 dump_pci_device(PCI_DEV(0, 0x00, 0));
97#ifdef TRUXTON_DEBUG
98 dump_bar14(PCI_DEV(0, 0x00, 0));
99#endif
Ed Swierkb8e53eb2008-10-13 23:18:56 +0000100}