blob: ae719992386e9aa51018cbc40752f67856274f66 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <console/console.h>
22#include <device/device.h>
23#include <device/pci.h>
24#include <device/pci_ids.h>
25#include <pc80/mc146818rtc.h>
26#include <pc80/isa-dma.h>
27#include <pc80/i8259.h>
28#include <arch/io.h>
29#include <arch/ioapic.h>
30#include <arch/acpi.h>
31#include <cpu/cpu.h>
Duncan Laurie800e9502012-06-23 17:06:47 -070032#include <elog.h>
Stefan Reinauer8e073822012-04-04 00:07:22 +020033#include "pch.h"
34
35#define NMI_OFF 0
36
37#define ENABLE_ACPI_MODE_IN_COREBOOT 0
38#define TEST_SMM_FLASH_LOCKDOWN 0
39
40typedef struct southbridge_intel_bd82x6x_config config_t;
41
42static void pch_enable_apic(struct device *dev)
43{
44 int i;
45 u32 reg32;
46 volatile u32 *ioapic_index = (volatile u32 *)(IO_APIC_ADDR);
47 volatile u32 *ioapic_data = (volatile u32 *)(IO_APIC_ADDR + 0x10);
48
49 /* Enable ACPI I/O and power management.
50 * Set SCI IRQ to IRQ9
51 */
52 pci_write_config8(dev, ACPI_CNTL, 0x80);
53
54 *ioapic_index = 0;
55 *ioapic_data = (1 << 25);
56
57 /* affirm full set of redirection table entries ("write once") */
58 *ioapic_index = 1;
59 reg32 = *ioapic_data;
60 *ioapic_index = 1;
61 *ioapic_data = reg32;
62
63 *ioapic_index = 0;
64 reg32 = *ioapic_data;
65 printk(BIOS_DEBUG, "Southbridge APIC ID = %x\n", (reg32 >> 24) & 0x0f);
66 if (reg32 != (1 << 25))
67 die("APIC Error\n");
68
69 printk(BIOS_SPEW, "Dumping IOAPIC registers\n");
70 for (i=0; i<3; i++) {
71 *ioapic_index = i;
72 printk(BIOS_SPEW, " reg 0x%04x:", i);
73 reg32 = *ioapic_data;
74 printk(BIOS_SPEW, " 0x%08x\n", reg32);
75 }
76
77 *ioapic_index = 3; /* Select Boot Configuration register. */
78 *ioapic_data = 1; /* Use Processor System Bus to deliver interrupts. */
79}
80
81static void pch_enable_serial_irqs(struct device *dev)
82{
83 /* Set packet length and toggle silent mode bit for one frame. */
84 pci_write_config8(dev, SERIRQ_CNTL,
85 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
86#if !CONFIG_SERIRQ_CONTINUOUS_MODE
87 pci_write_config8(dev, SERIRQ_CNTL,
88 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
89#endif
90}
91
92/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
93 * 0x00 - 0000 = Reserved
94 * 0x01 - 0001 = Reserved
95 * 0x02 - 0010 = Reserved
96 * 0x03 - 0011 = IRQ3
97 * 0x04 - 0100 = IRQ4
98 * 0x05 - 0101 = IRQ5
99 * 0x06 - 0110 = IRQ6
100 * 0x07 - 0111 = IRQ7
101 * 0x08 - 1000 = Reserved
102 * 0x09 - 1001 = IRQ9
103 * 0x0A - 1010 = IRQ10
104 * 0x0B - 1011 = IRQ11
105 * 0x0C - 1100 = IRQ12
106 * 0x0D - 1101 = Reserved
107 * 0x0E - 1110 = IRQ14
108 * 0x0F - 1111 = IRQ15
109 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
110 * 0x80 - The PIRQ is not routed.
111 */
112
113static void pch_pirq_init(device_t dev)
114{
115 device_t irq_dev;
116 /* Get the chip configuration */
117 config_t *config = dev->chip_info;
118
119 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
120 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
121 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
122 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
123
124 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
125 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
126 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
127 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
128
129 /* Eric Biederman once said we should let the OS do this.
130 * I am not so sure anymore he was right.
131 */
132
133 for(irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
134 u8 int_pin=0, int_line=0;
135
136 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
137 continue;
138
139 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
140
141 switch (int_pin) {
142 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
143 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
144 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
145 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
146 }
147
148 if (!int_line)
149 continue;
150
151 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
152 }
153}
154
155static void pch_gpi_routing(device_t dev)
156{
157 /* Get the chip configuration */
158 config_t *config = dev->chip_info;
159 u32 reg32 = 0;
160
161 /* An array would be much nicer here, or some
162 * other method of doing this.
163 */
164 reg32 |= (config->gpi0_routing & 0x03) << 0;
165 reg32 |= (config->gpi1_routing & 0x03) << 2;
166 reg32 |= (config->gpi2_routing & 0x03) << 4;
167 reg32 |= (config->gpi3_routing & 0x03) << 6;
168 reg32 |= (config->gpi4_routing & 0x03) << 8;
169 reg32 |= (config->gpi5_routing & 0x03) << 10;
170 reg32 |= (config->gpi6_routing & 0x03) << 12;
171 reg32 |= (config->gpi7_routing & 0x03) << 14;
172 reg32 |= (config->gpi8_routing & 0x03) << 16;
173 reg32 |= (config->gpi9_routing & 0x03) << 18;
174 reg32 |= (config->gpi10_routing & 0x03) << 20;
175 reg32 |= (config->gpi11_routing & 0x03) << 22;
176 reg32 |= (config->gpi12_routing & 0x03) << 24;
177 reg32 |= (config->gpi13_routing & 0x03) << 26;
178 reg32 |= (config->gpi14_routing & 0x03) << 28;
179 reg32 |= (config->gpi15_routing & 0x03) << 30;
180
181 pci_write_config32(dev, 0xb8, reg32);
182}
183
184static void pch_power_options(device_t dev)
185{
186 u8 reg8;
187 u16 reg16, pmbase;
188 u32 reg32;
189 const char *state;
190 /* Get the chip configuration */
191 config_t *config = dev->chip_info;
192
193 int pwr_on=CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
194 int nmi_option;
195
196 /* Which state do we want to goto after g3 (power restored)?
197 * 0 == S0 Full On
198 * 1 == S5 Soft Off
199 *
200 * If the option is not existent (Laptops), use Kconfig setting.
201 */
202 get_option(&pwr_on, "power_on_after_fail");
203
204 reg16 = pci_read_config16(dev, GEN_PMCON_3);
205 reg16 &= 0xfffe;
206 switch (pwr_on) {
207 case MAINBOARD_POWER_OFF:
208 reg16 |= 1;
209 state = "off";
210 break;
211 case MAINBOARD_POWER_ON:
212 reg16 &= ~1;
213 state = "on";
214 break;
215 case MAINBOARD_POWER_KEEP:
216 reg16 &= ~1;
217 state = "state keep";
218 break;
219 default:
220 state = "undefined";
221 }
222
223 reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
224 reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
225
226 reg16 &= ~(1 << 10);
227 reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
228
229 reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
230
231 pci_write_config16(dev, GEN_PMCON_3, reg16);
232 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
233
234 /* Set up NMI on errors. */
235 reg8 = inb(0x61);
236 reg8 &= 0x0f; /* Higher Nibble must be 0 */
237 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
238 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
239 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
240 outb(reg8, 0x61);
241
242 reg8 = inb(0x70);
243 nmi_option = NMI_OFF;
244 get_option(&nmi_option, "nmi");
245 if (nmi_option) {
246 printk(BIOS_INFO, "NMI sources enabled.\n");
247 reg8 &= ~(1 << 7); /* Set NMI. */
248 } else {
249 printk(BIOS_INFO, "NMI sources disabled.\n");
250 reg8 |= ( 1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
251 }
252 outb(reg8, 0x70);
253
254 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
255 reg16 = pci_read_config16(dev, GEN_PMCON_1);
256 reg16 &= ~(3 << 0); // SMI# rate 1 minute
257 reg16 &= ~(1 << 10); // Disable BIOS_PCI_EXP_EN for native PME
258#if DEBUG_PERIODIC_SMIS
259 /* Set DEBUG_PERIODIC_SMIS in pch.h to debug using
260 * periodic SMIs.
261 */
262 reg16 |= (3 << 0); // Periodic SMI every 8s
263#endif
264 pci_write_config16(dev, GEN_PMCON_1, reg16);
265
266 // Set the board's GPI routing.
267 pch_gpi_routing(dev);
268
269 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
270
271 outl(config->gpe0_en, pmbase + GPE0_EN);
272 outw(config->alt_gp_smi_en, pmbase + ALT_GP_SMI_EN);
273
274 /* Set up power management block and determine sleep mode */
275 reg32 = inl(pmbase + 0x04); // PM1_CNT
276 reg32 &= ~(7 << 10); // SLP_TYP
277 reg32 |= (1 << 0); // SCI_EN
278 outl(reg32, pmbase + 0x04);
279
280 /* Clear magic status bits to prevent unexpected wake */
281 reg32 = RCBA32(0x3310);
282 reg32 |= (1 << 4)|(1 << 5)|(1 << 0);
283 RCBA32(0x3310) = reg32;
284
285 reg32 = RCBA32(0x3f02);
286 reg32 &= ~0xf;
287 RCBA32(0x3f02) = reg32;
288}
289
290static void pch_rtc_init(struct device *dev)
291{
292 u8 reg8;
293 int rtc_failed;
294
295 reg8 = pci_read_config8(dev, GEN_PMCON_3);
296 rtc_failed = reg8 & RTC_BATTERY_DEAD;
297 if (rtc_failed) {
298 reg8 &= ~RTC_BATTERY_DEAD;
299 pci_write_config8(dev, GEN_PMCON_3, reg8);
Duncan Laurie800e9502012-06-23 17:06:47 -0700300#if CONFIG_ELOG
301 elog_add_event(ELOG_TYPE_RTC_RESET);
302#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +0200303 }
304 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
305
306 rtc_init(rtc_failed);
307}
308
Duncan Laurie3f6a4d72012-06-28 13:03:40 -0700309/* CougarPoint PCH Power Management init */
310static void cpt_pm_init(struct device *dev)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200311{
Duncan Laurie3f6a4d72012-06-28 13:03:40 -0700312 printk(BIOS_DEBUG, "CougarPoint PM init\n");
Stefan Reinauer8e073822012-04-04 00:07:22 +0200313 pci_write_config8(dev, 0xa9, 0x47);
314 RCBA32_AND_OR(0x2238, ~0UL, (1 << 6)|(1 << 0));
315 RCBA32_AND_OR(0x228c, ~0UL, (1 << 0));
316 RCBA16_AND_OR(0x1100, ~0UL, (1 << 13)|(1 << 14));
317 RCBA16_AND_OR(0x0900, ~0UL, (1 << 14));
318 RCBA32(0x2304) = 0xc0388400;
319 RCBA32_AND_OR(0x2314, ~0UL, (1 << 5)|(1 << 18));
320 RCBA32_AND_OR(0x2320, ~0UL, (1 << 15)|(1 << 1));
321 RCBA32_AND_OR(0x3314, ~0x1f, 0xf);
322 RCBA32(0x3318) = 0x050f0000;
323 RCBA32(0x3324) = 0x04000000;
324 RCBA32_AND_OR(0x3340, ~0UL, 0xfffff);
325 RCBA32_AND_OR(0x3344, ~0UL, (1 << 1));
326 RCBA32(0x3360) = 0x0001c000;
327 RCBA32(0x3368) = 0x00061100;
328 RCBA32(0x3378) = 0x7f8fdfff;
329 RCBA32(0x337c) = 0x000003fc;
330 RCBA32(0x3388) = 0x00001000;
331 RCBA32(0x3390) = 0x0001c000;
332 RCBA32(0x33a0) = 0x00000800;
333 RCBA32(0x33b0) = 0x00001000;
334 RCBA32(0x33c0) = 0x00093900;
335 RCBA32(0x33cc) = 0x24653002;
336 RCBA32(0x33d0) = 0x062108fe;
337 RCBA32_AND_OR(0x33d4, 0xf000f000, 0x00670060);
338 RCBA32(0x3a28) = 0x01010000;
339 RCBA32(0x3a2c) = 0x01010404;
340 RCBA32(0x3a80) = 0x01041041;
341 RCBA32_AND_OR(0x3a84, ~0x0000ffff, 0x00001001);
342 RCBA32_AND_OR(0x3a84, ~0UL, (1 << 24)); /* SATA 2/3 disabled */
343 RCBA32_AND_OR(0x3a88, ~0UL, (1 << 0)); /* SATA 4/5 disabled */
344 RCBA32(0x3a6c) = 0x00000001;
345 RCBA32_AND_OR(0x2344, 0x00ffff00, 0xff00000c);
346 RCBA32_AND_OR(0x80c, ~(0xff << 20), 0x11 << 20);
347 RCBA32(0x33c8) = 0;
348 RCBA32_AND_OR(0x21b0, ~0UL, 0xf);
349}
350
Duncan Laurie3f6a4d72012-06-28 13:03:40 -0700351/* PantherPoint PCH Power Management init */
352static void ppt_pm_init(struct device *dev)
353{
354 printk(BIOS_DEBUG, "PantherPoint PM init\n");
355 pci_write_config8(dev, 0xa9, 0x47);
356 RCBA32_AND_OR(0x2238, ~0UL, (1 << 0));
357 RCBA32_AND_OR(0x228c, ~0UL, (1 << 0));
358 RCBA16_AND_OR(0x1100, ~0UL, (1 << 13)|(1 << 14));
359 RCBA16_AND_OR(0x0900, ~0UL, (1 << 14));
360 RCBA32(0x2304) = 0xc03b8400;
361 RCBA32_AND_OR(0x2314, ~0UL, (1 << 5)|(1 << 18));
362 RCBA32_AND_OR(0x2320, ~0UL, (1 << 15)|(1 << 1));
363 RCBA32_AND_OR(0x3314, ~0x1f, 0xf);
364 RCBA32(0x3318) = 0x054f0000;
365 RCBA32(0x3324) = 0x04000000;
366 RCBA32_AND_OR(0x3340, ~0UL, 0xfffff);
367 RCBA32_AND_OR(0x3344, ~0UL, (1 << 1)|(1 << 0));
368 RCBA32(0x3360) = 0x0001c000;
369 RCBA32(0x3368) = 0x00061100;
370 RCBA32(0x3378) = 0x7f8fdfff;
371 RCBA32(0x337c) = 0x000003fd;
372 RCBA32(0x3388) = 0x00001000;
373 RCBA32(0x3390) = 0x0001c000;
374 RCBA32(0x33a0) = 0x00000800;
375 RCBA32(0x33b0) = 0x00001000;
376 RCBA32(0x33c0) = 0x00093900;
377 RCBA32(0x33cc) = 0x24653002;
378 RCBA32(0x33d0) = 0x067388fe;
379 RCBA32_AND_OR(0x33d4, 0xf000f000, 0x00670060);
380 RCBA32(0x3a28) = 0x01010000;
381 RCBA32(0x3a2c) = 0x01010404;
382 RCBA32(0x3a80) = 0x01040000;
383 RCBA32_AND_OR(0x3a84, ~0x0000ffff, 0x00001001);
384 RCBA32_AND_OR(0x3a84, ~0UL, (1 << 24)); /* SATA 2/3 disabled */
385 RCBA32_AND_OR(0x3a88, ~0UL, (1 << 0)); /* SATA 4/5 disabled */
386 RCBA32(0x3a6c) = 0x00000001;
387 RCBA32_AND_OR(0x2344, 0x00ffff00, 0xff00000c);
388 RCBA32_AND_OR(0x80c, ~(0xff << 20), 0x11 << 20);
389 RCBA32_AND_OR(0x33a4, ~0UL, (1 << 0));
390 RCBA32(0x33c8) = 0;
391 RCBA32_AND_OR(0x21b0, ~0UL, 0xf);
392}
393
Stefan Reinauer8e073822012-04-04 00:07:22 +0200394static void enable_hpet(void)
395{
396 u32 reg32;
397
398 /* Move HPET to default address 0xfed00000 and enable it */
399 reg32 = RCBA32(HPTC);
400 reg32 |= (1 << 7); // HPET Address Enable
401 reg32 &= ~(3 << 0);
402 RCBA32(HPTC) = reg32;
403}
404
405static void enable_clock_gating(device_t dev)
406{
407 u32 reg32;
408 u16 reg16;
409
410 RCBA32_AND_OR(0x2234, ~0UL, 0xf);
411
412 reg16 = pci_read_config16(dev, GEN_PMCON_1);
413 reg16 |= (1 << 2) | (1 << 11);
414 pci_write_config16(dev, GEN_PMCON_1, reg16);
415
416 pch_iobp_update(0xEB007F07, ~0UL, (1 << 31));
417 pch_iobp_update(0xEB004000, ~0UL, (1 << 7));
418 pch_iobp_update(0xEC007F07, ~0UL, (1 << 31));
419 pch_iobp_update(0xEC004000, ~0UL, (1 << 7));
420
421 reg32 = RCBA32(CG);
422 reg32 |= (1 << 31);
423 reg32 |= (1 << 29) | (1 << 28);
424 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
425 reg32 |= (1 << 16);
426 reg32 |= (1 << 17);
427 reg32 |= (1 << 18);
428 reg32 |= (1 << 22);
429 reg32 |= (1 << 23);
430 reg32 &= ~(1 << 20);
431 reg32 |= (1 << 19);
432 reg32 |= (1 << 0);
433 reg32 |= (0xf << 1);
434 RCBA32(CG) = reg32;
435
436 RCBA32_OR(0x38c0, 0x7);
437 RCBA32_OR(0x36d4, 0x6680c004);
438 RCBA32_OR(0x3564, 0x3);
439}
440
441#if CONFIG_HAVE_SMI_HANDLER
442static void pch_lock_smm(struct device *dev)
443{
444#if TEST_SMM_FLASH_LOCKDOWN
445 u8 reg8;
446#endif
447
Duncan Laurie95be1d62012-04-09 12:31:43 -0700448 if (acpi_slp_type != 3) {
Stefan Reinauer8e073822012-04-04 00:07:22 +0200449#if ENABLE_ACPI_MODE_IN_COREBOOT
Duncan Laurie95be1d62012-04-09 12:31:43 -0700450 printk(BIOS_DEBUG, "Enabling ACPI via APMC:\n");
451 outb(0xe1, 0xb2); // Enable ACPI mode
452 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauer8e073822012-04-04 00:07:22 +0200453#else
Duncan Laurie95be1d62012-04-09 12:31:43 -0700454 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
455 outb(0x1e, 0xb2); // Disable ACPI mode
456 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauer8e073822012-04-04 00:07:22 +0200457#endif
Duncan Laurie95be1d62012-04-09 12:31:43 -0700458 }
459
Stefan Reinauer8e073822012-04-04 00:07:22 +0200460 /* Don't allow evil boot loaders, kernels, or
461 * userspace applications to deceive us:
462 */
463 smm_lock();
464
465#if TEST_SMM_FLASH_LOCKDOWN
466 /* Now try this: */
467 printk(BIOS_DEBUG, "Locking BIOS to RO... ");
468 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
469 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
470 (reg8&1)?"rw":"ro");
471 reg8 &= ~(1 << 0); /* clear BIOSWE */
472 pci_write_config8(dev, 0xdc, reg8);
473 reg8 |= (1 << 1); /* set BLE */
474 pci_write_config8(dev, 0xdc, reg8);
475 printk(BIOS_DEBUG, "ok.\n");
476 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
477 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
478 (reg8&1)?"rw":"ro");
479
480 printk(BIOS_DEBUG, "Writing:\n");
481 *(volatile u8 *)0xfff00000 = 0x00;
482 printk(BIOS_DEBUG, "Testing:\n");
483 reg8 |= (1 << 0); /* set BIOSWE */
484 pci_write_config8(dev, 0xdc, reg8);
485
486 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
487 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
488 (reg8&1)?"rw":"ro");
489 printk(BIOS_DEBUG, "Done.\n");
490#endif
491}
492#endif
493
494static void pch_disable_smm_only_flashing(struct device *dev)
495{
496 u8 reg8;
497
498 printk(BIOS_SPEW, "Enabling BIOS updates outside of SMM... ");
499 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
500 reg8 &= ~(1 << 5);
501 pci_write_config8(dev, 0xdc, reg8);
502}
503
504static void pch_fixups(struct device *dev)
505{
506 u8 gen_pmcon_2;
507
508 /* Indicate DRAM init done for MRC S3 to know it can resume */
509 gen_pmcon_2 = pci_read_config8(dev, GEN_PMCON_2);
510 gen_pmcon_2 |= (1 << 7);
511 pci_write_config8(dev, GEN_PMCON_2, gen_pmcon_2);
512
513 /*
514 * Enable DMI ASPM in the PCH
515 */
516 RCBA32_AND_OR(0x2304, ~(1 << 10), 0);
517 RCBA32_OR(0x21a4, (1 << 11)|(1 << 10));
518 RCBA32_OR(0x21a8, 0x3);
519}
520
521static void pch_decode_init(struct device *dev)
522{
523 config_t *config = dev->chip_info;
524
525 printk(BIOS_DEBUG, "pch_decode_init\n");
526
527 pci_write_config32(dev, LPC_GEN1_DEC, config->gen1_dec);
528 pci_write_config32(dev, LPC_GEN2_DEC, config->gen2_dec);
529 pci_write_config32(dev, LPC_GEN3_DEC, config->gen3_dec);
530 pci_write_config32(dev, LPC_GEN4_DEC, config->gen4_dec);
531}
532
533static void lpc_init(struct device *dev)
534{
535 printk(BIOS_DEBUG, "pch: lpc_init\n");
536
537 /* Set the value for PCI command register. */
538 pci_write_config16(dev, PCI_COMMAND, 0x000f);
539
540 /* IO APIC initialization. */
541 pch_enable_apic(dev);
542
543 pch_enable_serial_irqs(dev);
544
545 /* Setup the PIRQ. */
546 pch_pirq_init(dev);
547
548 /* Setup power options. */
549 pch_power_options(dev);
550
551 /* Initialize power management */
Duncan Laurie3f6a4d72012-06-28 13:03:40 -0700552 switch (pch_silicon_type()) {
553 case PCH_TYPE_CPT: /* CougarPoint */
554 cpt_pm_init(dev);
555 break;
556 case PCH_TYPE_PPT: /* PantherPoint */
557 ppt_pm_init(dev);
558 break;
559 default:
560 printk(BIOS_ERR, "Unknown Chipset: 0x%04x\n", dev->device);
561 }
Stefan Reinauer8e073822012-04-04 00:07:22 +0200562
563 /* Set the state of the GPIO lines. */
564 //gpio_init(dev);
565
566 /* Initialize the real time clock. */
567 pch_rtc_init(dev);
568
569 /* Initialize ISA DMA. */
570 isa_dma_init();
571
572 /* Initialize the High Precision Event Timers, if present. */
573 enable_hpet();
574
575 /* Initialize Clock Gating */
576 enable_clock_gating(dev);
577
578 setup_i8259();
579
580 /* The OS should do this? */
581 /* Interrupt 9 should be level triggered (SCI) */
582 i8259_configure_irq_trigger(9, 1);
583
584 pch_disable_smm_only_flashing(dev);
585
586#if CONFIG_HAVE_SMI_HANDLER
587 pch_lock_smm(dev);
588#endif
589
590 pch_fixups(dev);
591}
592
593static void pch_lpc_read_resources(device_t dev)
594{
595 struct resource *res;
596
597 /* Get the normal PCI resources of this device. */
598 pci_dev_read_resources(dev);
599
600 /* Add an extra subtractive resource for both memory and I/O. */
601 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
602 res->base = 0;
603 res->size = 0x1000;
604 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
605 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
606
607 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
608 res->base = 0xff800000;
609 res->size = 0x00800000; /* 8 MB for flash */
610 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
611 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
612
613 res = new_resource(dev, 3); /* IOAPIC */
614 res->base = IO_APIC_ADDR;
615 res->size = 0x00001000;
616 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
617}
618
619static void pch_lpc_enable_resources(device_t dev)
620{
621 pch_decode_init(dev);
622 return pci_dev_enable_resources(dev);
623}
624
625static void pch_lpc_enable(device_t dev)
626{
627 /* Enable PCH Display Port */
628 RCBA16(DISPBDF) = 0x0010;
629 RCBA32_OR(FD2, PCH_ENABLE_DBDF);
630
631 pch_enable(dev);
632}
633
634static void set_subsystem(device_t dev, unsigned vendor, unsigned device)
635{
636 if (!vendor || !device) {
637 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
638 pci_read_config32(dev, PCI_VENDOR_ID));
639 } else {
640 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
641 ((device & 0xffff) << 16) | (vendor & 0xffff));
642 }
643}
644
645static struct pci_operations pci_ops = {
646 .set_subsystem = set_subsystem,
647};
648
649static struct device_operations device_ops = {
650 .read_resources = pch_lpc_read_resources,
651 .set_resources = pci_dev_set_resources,
652 .enable_resources = pch_lpc_enable_resources,
653 .init = lpc_init,
654 .enable = pch_lpc_enable,
655 .scan_bus = scan_static_bus,
656 .ops_pci = &pci_ops,
657};
658
659
Kimarie Hoote6f459c2012-07-14 08:26:08 -0600660/* IDs for LPC device of Intel 6 Series Chipset, Intel 7 Series Chipset, and
661 * Intel C200 Series Chipset
Stefan Reinauer8e073822012-04-04 00:07:22 +0200662 */
663
Stefan Reinauer9a380ab2012-06-22 13:16:11 -0700664static const unsigned short pci_device_ids[] = { 0x1c46, 0x1c47, 0x1c49, 0x1c4a,
665 0x1c4b, 0x1c4c, 0x1c4d, 0x1c4e,
666 0x1c4f, 0x1c50, 0x1c52, 0x1c54,
Kimarie Hoote6f459c2012-07-14 08:26:08 -0600667 0x1e55, 0x1c56, 0x1e57, 0x1c5c,
668 0x1e5d, 0x1e5e, 0x1e5f,
Stefan Reinauer9a380ab2012-06-22 13:16:11 -0700669 0 };
670
671static const struct pci_driver pch_lpc __pci_driver = {
672 .ops = &device_ops,
673 .vendor = PCI_VENDOR_ID_INTEL,
674 .devices = pci_device_ids,
Stefan Reinauer8e073822012-04-04 00:07:22 +0200675};
Stefan Reinauer9a380ab2012-06-22 13:16:11 -0700676
677