blob: 8b68bc24d8545618dc78c33e47ff9be206f001e2 [file] [log] [blame]
Angel Pons8a3453f2020-04-02 23:48:19 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +02002
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +02003#include <console/console.h>
4#include <device/pci_ehci.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +02007#include <device/pci.h>
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +02008#include <string.h>
9
10#include "ehci_debug.h"
11#include "ehci.h"
12
Kyösti Mälkkid07f3772017-09-07 19:16:27 +030013#if ENV_RAMSTAGE
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020014static struct device_operations *ehci_drv_ops;
15static struct device_operations ehci_dbg_ops;
16#endif
17
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020018int ehci_debug_hw_enable(unsigned int *base, unsigned int *dbg_offset)
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020019{
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030020 pci_devfn_t dev = pci_ehci_dbg_dev(CONFIG_USBDEBUG_HCD_INDEX);
Kyösti Mälkki6683e402017-07-30 13:23:32 +030021
Kyösti Mälkki5bd92642019-01-06 16:13:07 +020022 /* We only support controllers on bus 0. */
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030023 if (PCI_DEV2SEGBUS(dev) != 0)
Kyösti Mälkki5bd92642019-01-06 16:13:07 +020024 return -1;
25
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030026 u32 class = pci_s_read_config32(dev, PCI_CLASS_REVISION) >> 8;
Kyösti Mälkki6683e402017-07-30 13:23:32 +030027 if (class != PCI_EHCI_CLASSCODE)
28 return -1;
29
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030030 u8 pm_cap = pci_s_find_capability(dev, PCI_CAP_ID_PM);
Kyösti Mälkki6aea6f72017-07-30 09:01:24 +030031 if (pm_cap) {
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030032 u16 pm_ctrl = pci_s_read_config16(dev, pm_cap + PCI_PM_CTRL);
Kyösti Mälkki6aea6f72017-07-30 09:01:24 +030033 /* Set to D0 and disable PM events. */
34 pm_ctrl &= ~PCI_PM_CTRL_PME_ENABLE;
35 pm_ctrl &= ~PCI_PM_CTRL_STATE_MASK;
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030036 pci_s_write_config16(dev, pm_cap + PCI_PM_CTRL, pm_ctrl);
Kyösti Mälkki6aea6f72017-07-30 09:01:24 +030037 }
38
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030039 u8 pos = pci_s_find_capability(dev, PCI_CAP_ID_EHCI_DEBUG);
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020040 if (!pos)
41 return -1;
42
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030043 u32 cap = pci_s_read_config32(dev, pos);
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020044
45 /* FIXME: We should remove static EHCI_BAR_INDEX. */
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030046 u8 ehci_bar = 0x10 + 4 * ((cap >> 29) - 1);
47 if (ehci_bar != EHCI_BAR_INDEX)
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020048 return -1;
49
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030050 pci_s_write_config32(dev, ehci_bar, CONFIG_EHCI_BAR);
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030051
Kyösti Mälkkif2cc3dd2019-09-27 18:09:52 +030052 pci_s_write_config8(dev, PCI_COMMAND, PCI_COMMAND_MEMORY |
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030053 PCI_COMMAND_MASTER);
54
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020055 *base = CONFIG_EHCI_BAR;
56 *dbg_offset = (cap>>16) & 0x1ffc;
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030057
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020058 return 0;
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020059}
60
61void ehci_debug_select_port(unsigned int port)
62{
63 pci_devfn_t dbg_dev = pci_ehci_dbg_dev(CONFIG_USBDEBUG_HCD_INDEX);
64 pci_ehci_dbg_set_port(dbg_dev, port);
65}
66
Kyösti Mälkkid07f3772017-09-07 19:16:27 +030067#if ENV_RAMSTAGE
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020068static void pci_ehci_set_resources(struct device *dev)
69{
70 struct resource *res;
71
72 printk(BIOS_DEBUG, "%s EHCI Debug Port hook triggered\n", dev_path(dev));
73 usbdebug_disable();
74
75 if (ehci_drv_ops->set_resources)
76 ehci_drv_ops->set_resources(dev);
Angel Ponse0588412021-11-03 13:22:22 +010077 res = probe_resource(dev, EHCI_BAR_INDEX);
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020078 if (!res)
79 return;
80
81 usbdebug_re_enable((u32)res->base);
82 report_resource_stored(dev, res, "");
83 printk(BIOS_DEBUG, "%s EHCI Debug Port relocated\n", dev_path(dev));
84}
85
86void pci_ehci_read_resources(struct device *dev)
87{
88 pci_devfn_t dbg_dev = pci_ehci_dbg_dev(CONFIG_USBDEBUG_HCD_INDEX);
89
90 if (!ehci_drv_ops && pci_match_simple_dev(dev, dbg_dev)) {
91 memcpy(&ehci_dbg_ops, dev->ops, sizeof(ehci_dbg_ops));
92 ehci_drv_ops = dev->ops;
93 ehci_dbg_ops.set_resources = pci_ehci_set_resources;
94 dev->ops = &ehci_dbg_ops;
95 printk(BIOS_DEBUG, "%s EHCI BAR hook registered\n", dev_path(dev));
96 } else {
97 printk(BIOS_DEBUG, "More than one caller of %s from %s\n", __func__, dev_path(dev));
98 }
99
100 pci_dev_read_resources(dev);
101}
102#endif
103
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800104u8 *pci_ehci_base_regs(pci_devfn_t sdev)
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +0200105{
Patrick Rudolphae64f222019-11-30 09:42:20 +0100106 u32 bar = pci_s_read_config32(sdev, EHCI_BAR_INDEX) & ~0x0f;
107 u8 *base = (u8 *)(uintptr_t)bar;
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +0200108 return base + HC_LENGTH(read32(base));
109}