blob: 73c709cdd8e8c58b9a1d259365ef2f7267c52c08 [file] [log] [blame]
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2006 Eric Biederman (ebiederm@xmission.com)
5 * Copyright (C) 2007 AMD
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020015 */
16
17#include <stddef.h>
18#include <console/console.h>
19#include <device/pci_ehci.h>
20#include <arch/io.h>
21#include <device/pci.h>
22#include <device/pci_def.h>
23#include <string.h>
24
25#include "ehci_debug.h"
26#include "ehci.h"
27
28#if !defined(__PRE_RAM__) && !defined(__SMM__)
29static struct device_operations *ehci_drv_ops;
30static struct device_operations ehci_dbg_ops;
31#endif
32
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020033int ehci_debug_hw_enable(unsigned int *base, unsigned int *dbg_offset)
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020034{
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020035 pci_devfn_t dbg_dev = pci_ehci_dbg_dev(CONFIG_USBDEBUG_HCD_INDEX);
Kyösti Mälkki6683e402017-07-30 13:23:32 +030036
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020037#ifdef __SIMPLE_DEVICE__
38 pci_devfn_t dev = dbg_dev;
39#else
40 device_t dev = dev_find_slot(PCI_DEV2SEGBUS(dbg_dev), PCI_DEV2DEVFN(dbg_dev));
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020041#endif
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020042
Kyösti Mälkki6683e402017-07-30 13:23:32 +030043 u32 class = pci_read_config32(dev, PCI_CLASS_REVISION) >> 8;
44 if (class != PCI_EHCI_CLASSCODE)
45 return -1;
46
Kyösti Mälkki6aea6f72017-07-30 09:01:24 +030047 u8 pm_cap = pci_find_capability(dev, PCI_CAP_ID_PM);
48 if (pm_cap) {
49 u16 pm_ctrl = pci_read_config16(dev, pm_cap + PCI_PM_CTRL);
50 /* Set to D0 and disable PM events. */
51 pm_ctrl &= ~PCI_PM_CTRL_PME_ENABLE;
52 pm_ctrl &= ~PCI_PM_CTRL_STATE_MASK;
53 pci_write_config16(dev, pm_cap + PCI_PM_CTRL, pm_ctrl);
54 }
55
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020056 u8 pos = pci_find_capability(dev, PCI_CAP_ID_EHCI_DEBUG);
57 if (!pos)
58 return -1;
59
60 u32 cap = pci_read_config32(dev, pos);
61
62 /* FIXME: We should remove static EHCI_BAR_INDEX. */
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030063 u8 ehci_bar = 0x10 + 4 * ((cap >> 29) - 1);
64 if (ehci_bar != EHCI_BAR_INDEX)
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020065 return -1;
66
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030067 pci_write_config32(dev, ehci_bar, CONFIG_EHCI_BAR);
68
69 pci_write_config8(dev, PCI_COMMAND, PCI_COMMAND_MEMORY |
70 PCI_COMMAND_MASTER);
71
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020072 *base = CONFIG_EHCI_BAR;
73 *dbg_offset = (cap>>16) & 0x1ffc;
Kyösti Mälkkid1a0c572017-07-30 11:37:14 +030074
Kyösti Mälkki6f6a2492014-02-09 19:21:30 +020075 return 0;
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +020076}
77
78void ehci_debug_select_port(unsigned int port)
79{
80 pci_devfn_t dbg_dev = pci_ehci_dbg_dev(CONFIG_USBDEBUG_HCD_INDEX);
81 pci_ehci_dbg_set_port(dbg_dev, port);
82}
83
84#if !defined(__PRE_RAM__) && !defined(__SMM__)
85static void pci_ehci_set_resources(struct device *dev)
86{
87 struct resource *res;
88
89 printk(BIOS_DEBUG, "%s EHCI Debug Port hook triggered\n", dev_path(dev));
90 usbdebug_disable();
91
92 if (ehci_drv_ops->set_resources)
93 ehci_drv_ops->set_resources(dev);
94 res = find_resource(dev, EHCI_BAR_INDEX);
95 if (!res)
96 return;
97
98 usbdebug_re_enable((u32)res->base);
99 report_resource_stored(dev, res, "");
100 printk(BIOS_DEBUG, "%s EHCI Debug Port relocated\n", dev_path(dev));
101}
102
103void pci_ehci_read_resources(struct device *dev)
104{
105 pci_devfn_t dbg_dev = pci_ehci_dbg_dev(CONFIG_USBDEBUG_HCD_INDEX);
106
107 if (!ehci_drv_ops && pci_match_simple_dev(dev, dbg_dev)) {
108 memcpy(&ehci_dbg_ops, dev->ops, sizeof(ehci_dbg_ops));
109 ehci_drv_ops = dev->ops;
110 ehci_dbg_ops.set_resources = pci_ehci_set_resources;
111 dev->ops = &ehci_dbg_ops;
112 printk(BIOS_DEBUG, "%s EHCI BAR hook registered\n", dev_path(dev));
113 } else {
114 printk(BIOS_DEBUG, "More than one caller of %s from %s\n", __func__, dev_path(dev));
115 }
116
117 pci_dev_read_resources(dev);
118}
119#endif
120
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800121u8 *pci_ehci_base_regs(pci_devfn_t sdev)
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +0200122{
123#ifdef __SIMPLE_DEVICE__
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800124 u8 *base = (u8 *)(pci_read_config32(sdev, EHCI_BAR_INDEX) & ~0x0f);
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +0200125#else
126 device_t dev = dev_find_slot(PCI_DEV2SEGBUS(sdev), PCI_DEV2DEVFN(sdev));
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800127 u8 *base = (u8 *)(pci_read_config32(dev, EHCI_BAR_INDEX) & ~0x0f);
Kyösti Mälkkicb141bc2014-02-07 19:24:23 +0200128#endif
129 return base + HC_LENGTH(read32(base));
130}