blob: d48bac4a0f3bf8a5893ab656d761b852f86adfb5 [file] [log] [blame]
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 * Copyright (C) 2014 Vladimir Serbinenko
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020016 */
17
18#include <stdint.h>
19#include <string.h>
20#include <console/console.h>
21#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020022#include <device/pci_ops.h>
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020023#include <cpu/x86/lapic.h>
24#include <timestamp.h>
25#include "sandybridge.h"
26#include <cpu/x86/bist.h>
27#include <cpu/intel/romstage.h>
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060028#include <device/pci_def.h>
29#include <device/device.h>
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060030#include <northbridge/intel/sandybridge/chip.h>
Elyes HAOUAS21b71ce62018-06-16 18:43:52 +020031#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010032#include <southbridge/intel/common/gpio.h>
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020033
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010034static void early_pch_init(void)
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060035{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010036 u8 reg8;
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060037
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010038 // reset rtc power status
Patrick Rudolph5c31af82017-05-03 17:47:54 +020039 reg8 = pci_read_config8(PCH_LPC_DEV, GEN_PMCON_3);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010040 reg8 &= ~(1 << 2);
Patrick Rudolph5c31af82017-05-03 17:47:54 +020041 pci_write_config8(PCH_LPC_DEV, GEN_PMCON_3, reg8);
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060042}
43
Kyösti Mälkki75d139b2016-06-17 10:00:28 +030044/* Platform has no romstage entry point under mainboard directory,
45 * so this one is named with prefix mainboard.
46 */
47void mainboard_romstage_entry(unsigned long bist)
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020048{
49 int s3resume = 0;
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020050
51 if (MCHBAR16(SSKPD) == 0xCAFE) {
52 outb(0x6, 0xcf9);
Patrick Georgibd79c5e2014-11-28 22:35:36 +010053 halt ();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020054 }
55
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020056 if (bist == 0)
57 enable_lapic();
58
59 pch_enable_lpc();
60
61 /* Enable GPIOs */
62 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
63 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
64
65 setup_pch_gpios(&mainboard_gpio_map);
66
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010067 /* Initialize superio */
68 mainboard_config_superio();
69
Martin Roth128c1042016-11-18 09:29:03 -070070 /* USB is initialized in MRC if MRC is used. */
Vladimir Serbinenko144eea02016-02-10 02:36:04 +010071 if (CONFIG_USE_NATIVE_RAMINIT) {
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010072 early_usb_init(mainboard_usb_ports);
73 }
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020074
75 /* Initialize console device(s) */
76 console_init();
77
78 /* Halt if there was a built in self test failure */
79 report_bist_failure(bist);
80
81 /* Perform some early chipset initialization required
82 * before RAM initialization can work
83 */
Patrick Rudolph74203de2017-11-20 11:57:01 +010084 sandybridge_early_initialization();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020085 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
86
87 s3resume = southbridge_detect_s3_resume();
88
89 post_code(0x38);
Vladimir Serbinenko609bd942016-01-31 14:00:54 +010090
91 mainboard_early_init(s3resume);
92
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020093 /* Enable SPD ROMs and DDR-III DRAM */
94 enable_smbus();
95
96 post_code(0x39);
97
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010098 perform_raminit(s3resume);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020099
100 timestamp_add_now(TS_AFTER_INITRAM);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100101
102 post_code(0x3b);
103 /* Perform some initialization that must run before stage2 */
104 early_pch_init();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200105 post_code(0x3c);
106
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +0200107 southbridge_configure_default_intmap();
Nico Huberff4025c2018-01-14 12:34:43 +0100108 southbridge_rcba_config();
109 mainboard_rcba_config();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100110
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200111 post_code(0x3d);
112
113 northbridge_romstage_finalize(s3resume);
114
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200115 post_code(0x3f);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200116}