blob: 63108de893d50707c2cd20d8369b1ebf2dfddf46 [file] [log] [blame]
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 * Copyright (C) 2014 Vladimir Serbinenko
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020016 */
17
18#include <stdint.h>
19#include <string.h>
20#include <console/console.h>
21#include <arch/io.h>
22#include <lib.h>
23#include <cpu/x86/lapic.h>
24#include <timestamp.h>
25#include "sandybridge.h"
26#include <cpu/x86/bist.h>
27#include <cpu/intel/romstage.h>
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060028#include <device/pci_def.h>
29#include <device/device.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010030#include <halt.h>
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060031#include <northbridge/intel/sandybridge/chip.h>
Elyes HAOUAS21b71ce62018-06-16 18:43:52 +020032#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010033#include <southbridge/intel/common/gpio.h>
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020034
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010035static void early_pch_init(void)
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060036{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010037 u8 reg8;
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060038
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010039 // reset rtc power status
Patrick Rudolph5c31af82017-05-03 17:47:54 +020040 reg8 = pci_read_config8(PCH_LPC_DEV, GEN_PMCON_3);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010041 reg8 &= ~(1 << 2);
Patrick Rudolph5c31af82017-05-03 17:47:54 +020042 pci_write_config8(PCH_LPC_DEV, GEN_PMCON_3, reg8);
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060043}
44
Kyösti Mälkki75d139b2016-06-17 10:00:28 +030045/* Platform has no romstage entry point under mainboard directory,
46 * so this one is named with prefix mainboard.
47 */
48void mainboard_romstage_entry(unsigned long bist)
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020049{
50 int s3resume = 0;
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020051
52 if (MCHBAR16(SSKPD) == 0xCAFE) {
53 outb(0x6, 0xcf9);
Patrick Georgibd79c5e2014-11-28 22:35:36 +010054 halt ();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020055 }
56
57 timestamp_init(get_initial_timestamp());
58 timestamp_add_now(TS_START_ROMSTAGE);
59
60 if (bist == 0)
61 enable_lapic();
62
63 pch_enable_lpc();
64
65 /* Enable GPIOs */
66 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
67 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
68
69 setup_pch_gpios(&mainboard_gpio_map);
70
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010071 /* Initialize superio */
72 mainboard_config_superio();
73
Martin Roth128c1042016-11-18 09:29:03 -070074 /* USB is initialized in MRC if MRC is used. */
Vladimir Serbinenko144eea02016-02-10 02:36:04 +010075 if (CONFIG_USE_NATIVE_RAMINIT) {
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010076 early_usb_init(mainboard_usb_ports);
77 }
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020078
79 /* Initialize console device(s) */
80 console_init();
81
82 /* Halt if there was a built in self test failure */
83 report_bist_failure(bist);
84
85 /* Perform some early chipset initialization required
86 * before RAM initialization can work
87 */
Patrick Rudolph74203de2017-11-20 11:57:01 +010088 sandybridge_early_initialization();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020089 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
90
91 s3resume = southbridge_detect_s3_resume();
92
93 post_code(0x38);
Vladimir Serbinenko609bd942016-01-31 14:00:54 +010094
95 mainboard_early_init(s3resume);
96
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020097 /* Enable SPD ROMs and DDR-III DRAM */
98 enable_smbus();
99
100 post_code(0x39);
101
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100102 perform_raminit(s3resume);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200103
104 timestamp_add_now(TS_AFTER_INITRAM);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100105
106 post_code(0x3b);
107 /* Perform some initialization that must run before stage2 */
108 early_pch_init();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200109 post_code(0x3c);
110
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +0200111 southbridge_configure_default_intmap();
Nico Huberff4025c2018-01-14 12:34:43 +0100112 southbridge_rcba_config();
113 mainboard_rcba_config();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100114
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200115 post_code(0x3d);
116
117 northbridge_romstage_finalize(s3resume);
118
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200119 post_code(0x3f);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200120}