blob: ce75aea44229b37e0b553aeeea1cead41ceef923 [file] [log] [blame]
Patrick Georgi2efc8802012-11-06 11:03:53 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Patrick Georgi2efc8802012-11-06 11:03:53 +010014 */
15
16#include <console/console.h>
17#include <arch/io.h>
18#include <stdint.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
22#include <device/hypertransport.h>
23#include <stdlib.h>
24#include <string.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010025#include <cpu/cpu.h>
26#include <boot/tables.h>
27#include <arch/acpi.h>
28#include <cbmem.h>
29#include "chip.h"
30#include "gm45.h"
Vladimir Serbinenko06667a52014-08-12 09:07:13 +020031#include "arch/acpi.h"
Patrick Georgi2efc8802012-11-06 11:03:53 +010032
Vladimir Serbinenko8c220572014-08-16 14:18:21 +020033/* Reserve segments A and B:
Patrick Georgi2efc8802012-11-06 11:03:53 +010034 *
35 * 0xa0000 - 0xbffff: legacy VGA
Patrick Georgi2efc8802012-11-06 11:03:53 +010036 */
37static const int legacy_hole_base_k = 0xa0000 / 1024;
Vladimir Serbinenko8c220572014-08-16 14:18:21 +020038static const int legacy_hole_size_k = 128;
Patrick Georgi2efc8802012-11-06 11:03:53 +010039
40static int decode_pcie_bar(u32 *const base, u32 *const len)
41{
42 *base = 0;
43 *len = 0;
44
45 const device_t dev = dev_find_slot(0, PCI_DEVFN(0, 0));
46 if (!dev)
47 return 0;
48
49 const u32 pciexbar_reg = pci_read_config32(dev, D0F0_PCIEXBAR_LO);
50
51 if (!(pciexbar_reg & (1 << 0)))
52 return 0;
53
54 switch ((pciexbar_reg >> 1) & 3) {
55 case 0: /* 256MB */
56 *base = pciexbar_reg & (0x0f << 28);
57 *len = 256 * 1024 * 1024;
58 return 1;
59 case 1: /* 128M */
60 *base = pciexbar_reg & (0x1f << 27);
61 *len = 128 * 1024 * 1024;
62 return 1;
63 case 2: /* 64M */
64 *base = pciexbar_reg & (0x3f << 26);
65 *len = 64 * 1024 * 1024;
66 return 1;
67 }
68
69 return 0;
70}
71
72static void mch_domain_read_resources(device_t dev)
73{
74 u64 tom, touud;
Vladimir Serbinenko56ae8a02014-08-16 10:59:02 +020075 u32 tomk, tolud, uma_sizek = 0, usable_tomk;
Patrick Georgi2efc8802012-11-06 11:03:53 +010076 u32 pcie_config_base, pcie_config_size;
77
78 /* Total Memory 2GB example:
79 *
80 * 00000000 0000MB-2014MB 2014MB RAM (writeback)
81 * 7de00000 2014MB-2016MB 2MB GFX GTT (uncached)
82 * 7e000000 2016MB-2048MB 32MB GFX UMA (uncached)
83 * 80000000 2048MB TOLUD
84 * 80000000 2048MB TOM
85 *
86 * Total Memory 4GB example:
87 *
88 * 00000000 0000MB-3038MB 3038MB RAM (writeback)
89 * bde00000 3038MB-3040MB 2MB GFX GTT (uncached)
90 * be000000 3040MB-3072MB 32MB GFX UMA (uncached)
91 * be000000 3072MB TOLUD
92 * 100000000 4096MB TOM
93 * 100000000 4096MB-5120MB 1024MB RAM (writeback)
94 * 140000000 5120MB TOUUD
95 */
96
97 pci_domain_read_resources(dev);
98
99 /* Top of Upper Usable DRAM, including remap */
100 touud = pci_read_config16(dev, D0F0_TOUUD);
101 touud <<= 20;
102
103 /* Top of Lower Usable DRAM */
104 tolud = pci_read_config16(dev, D0F0_TOLUD) & 0xfff0;
105 tolud <<= 16;
106
107 /* Top of Memory - does not account for any UMA */
108 tom = pci_read_config16(dev, D0F0_TOM) & 0x1ff;
109 tom <<= 27;
110
111 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
112 touud, tolud, tom);
113
114 tomk = tolud >> 10;
115
116 /* Graphics memory comes next */
117 const u16 ggc = pci_read_config16(dev, D0F0_GGC);
118 if (!(ggc & 2)) {
119 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
120
121 /* Graphics memory */
122 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
123 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
124 tomk -= gms_sizek;
125
126 /* GTT Graphics Stolen Memory Size (GGMS) */
127 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
128 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
129 tomk -= gsm_sizek;
130
131 uma_sizek = gms_sizek + gsm_sizek;
132 }
133
Vladimir Serbinenko56ae8a02014-08-16 10:59:02 +0200134 usable_tomk = ALIGN_DOWN(tomk, 64 << 10);
135 if (tomk - usable_tomk > (16 << 10))
136 usable_tomk = tomk;
137
138 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", usable_tomk >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100139
140 /* Report the memory regions */
141 ram_resource(dev, 3, 0, legacy_hole_base_k);
142 ram_resource(dev, 4, legacy_hole_base_k + legacy_hole_size_k,
Vladimir Serbinenko56ae8a02014-08-16 10:59:02 +0200143 (usable_tomk - (legacy_hole_base_k + legacy_hole_size_k)));
Patrick Georgi2efc8802012-11-06 11:03:53 +0100144
145 /*
146 * If >= 4GB installed then memory from TOLUD to 4GB
147 * is remapped above TOM, TOUUD will account for both
148 */
149 touud >>= 10; /* Convert to KB */
150 if (touud > 4096 * 1024) {
151 ram_resource(dev, 5, 4096 * 1024, touud - (4096 * 1024));
152 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
153 (touud >> 10) - 4096);
154 }
155
156 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%llx "
157 "size=0x%llx\n", ((u64)tomk) << 10, ((u64)uma_sizek) << 10);
158 /* Don't use uma_resource() as our UMA touches the PCI hole. */
159 fixed_mem_resource(dev, 6, tomk, uma_sizek, IORESOURCE_RESERVE);
160
161 if (decode_pcie_bar(&pcie_config_base, &pcie_config_size)) {
162 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
163 "size=0x%x\n", pcie_config_base, pcie_config_size);
164 fixed_mem_resource(dev, 7, pcie_config_base >> 10,
165 pcie_config_size >> 10, IORESOURCE_RESERVE);
166 }
Patrick Georgi2efc8802012-11-06 11:03:53 +0100167}
168
169static void mch_domain_set_resources(device_t dev)
170{
171 struct resource *resource;
172 int i;
173
174 for (i = 3; i < 8; ++i) {
175 /* Report read resources. */
Vladimir Serbinenko40412c62014-11-12 00:09:20 +0100176 resource = probe_resource(dev, i);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100177 if (resource)
178 report_resource_stored(dev, resource, "");
179 }
180
181 assign_resources(dev->link_list);
182}
183
184static void mch_domain_init(device_t dev)
185{
186 u32 reg32;
187
188 /* Enable SERR */
189 reg32 = pci_read_config32(dev, PCI_COMMAND);
190 reg32 |= PCI_COMMAND_SERR;
191 pci_write_config32(dev, PCI_COMMAND, reg32);
192}
193
194static struct device_operations pci_domain_ops = {
195 .read_resources = mch_domain_read_resources,
196 .set_resources = mch_domain_set_resources,
197 .enable_resources = NULL,
198 .init = mch_domain_init,
199 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki872c9222013-07-03 09:44:28 +0300200 .ops_pci_bus = pci_bus_default_ops,
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200201 .write_acpi_tables = northbridge_write_acpi_tables,
202 .acpi_fill_ssdt_generator = generate_cpu_entries,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100203};
204
205
206static void cpu_bus_init(device_t dev)
207{
208 initialize_cpus(dev->link_list);
209}
210
Patrick Georgi2efc8802012-11-06 11:03:53 +0100211static struct device_operations cpu_bus_ops = {
Edward O'Callaghan9f744622014-10-31 08:12:34 +1100212 .read_resources = DEVICE_NOOP,
213 .set_resources = DEVICE_NOOP,
214 .enable_resources = DEVICE_NOOP,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100215 .init = cpu_bus_init,
216 .scan_bus = 0,
217};
218
219
220static void enable_dev(device_t dev)
221{
222 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800223 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100224 dev->ops = &pci_domain_ops;
Vladimir Serbinenko79c4ab62014-08-13 23:06:48 +0200225#if CONFIG_HAVE_ACPI_RESUME
226 switch (pci_read_config32(dev_find_slot(0, PCI_DEVFN(0, 0)), /*D0F0_SKPD*/0xdc)) {
227 case SKPAD_NORMAL_BOOT_MAGIC:
228 printk(BIOS_DEBUG, "Normal boot.\n");
229 acpi_slp_type=0;
230 break;
231 case SKPAD_ACPI_S3_MAGIC:
232 printk(BIOS_DEBUG, "S3 Resume.\n");
233 acpi_slp_type=3;
234 break;
235 default:
236 printk(BIOS_DEBUG, "Unknown boot method, assuming normal.\n");
237 acpi_slp_type=0;
238 break;
239 }
240#endif
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800241 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100242 dev->ops = &cpu_bus_ops;
243 }
Patrick Georgi2efc8802012-11-06 11:03:53 +0100244}
245
246static void gm45_init(void *const chip_info)
247{
248 int dev, fn, bit_base;
249
250 struct device *const d0f0 = dev_find_slot(0, 0);
251
252 /* Hide internal functions based on devicetree info. */
253 for (dev = 3; dev > 0; --dev) {
254 switch (dev) {
255 case 3: /* ME */
256 fn = 3;
257 bit_base = 6;
258 break;
259 case 2: /* IGD */
260 fn = 1;
261 bit_base = 3;
262 break;
263 case 1: /* PEG */
264 fn = 0;
265 bit_base = 1;
266 break;
267 }
268 for (; fn >= 0; --fn) {
269 const struct device *const d =
270 dev_find_slot(0, PCI_DEVFN(dev, fn));
Nico Huber2dc15e92016-02-04 18:59:48 +0100271 if (!d || d->enabled) continue;
Patrick Georgi2efc8802012-11-06 11:03:53 +0100272 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
273 pci_write_config32(d0f0, D0F0_DEVEN,
274 deven & ~(1 << (bit_base + fn)));
275 }
276 }
277
278 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
279 if (!(deven & (0xf << 6)))
280 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
281}
282
283struct chip_operations northbridge_intel_gm45_ops = {
284 CHIP_NAME("Intel GM45 Northbridge")
285 .enable_dev = enable_dev,
286 .init = gm45_init,
287};