Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2007-2010 coresystems GmbH |
| 5 | * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved. |
| 6 | * Copyright (C) 2014 Vladimir Serbinenko |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; version 2 of the License. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 16 | */ |
| 17 | |
| 18 | #include <stdint.h> |
| 19 | #include <string.h> |
| 20 | #include <console/console.h> |
| 21 | #include <arch/io.h> |
| 22 | #include <lib.h> |
| 23 | #include <cpu/x86/lapic.h> |
| 24 | #include <timestamp.h> |
| 25 | #include "sandybridge.h" |
| 26 | #include <cpu/x86/bist.h> |
| 27 | #include <cpu/intel/romstage.h> |
Alexandru Gagniuc | 8b2c8f1 | 2015-02-17 04:31:01 -0600 | [diff] [blame] | 28 | #include <device/pci_def.h> |
| 29 | #include <device/device.h> |
Patrick Georgi | bd79c5e | 2014-11-28 22:35:36 +0100 | [diff] [blame] | 30 | #include <halt.h> |
Alexandru Gagniuc | 8b2c8f1 | 2015-02-17 04:31:01 -0600 | [diff] [blame] | 31 | #include <northbridge/intel/sandybridge/chip.h> |
Elyes HAOUAS | 21b71ce6 | 2018-06-16 18:43:52 +0200 | [diff] [blame] | 32 | #include <southbridge/intel/bd82x6x/pch.h> |
Patrick Rudolph | e8e66f4 | 2016-02-06 17:42:42 +0100 | [diff] [blame] | 33 | #include <southbridge/intel/common/gpio.h> |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 34 | |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 35 | static void early_pch_init(void) |
Alexandru Gagniuc | 8b2c8f1 | 2015-02-17 04:31:01 -0600 | [diff] [blame] | 36 | { |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 37 | u8 reg8; |
Alexandru Gagniuc | 8b2c8f1 | 2015-02-17 04:31:01 -0600 | [diff] [blame] | 38 | |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 39 | // reset rtc power status |
Patrick Rudolph | 5c31af8 | 2017-05-03 17:47:54 +0200 | [diff] [blame] | 40 | reg8 = pci_read_config8(PCH_LPC_DEV, GEN_PMCON_3); |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 41 | reg8 &= ~(1 << 2); |
Patrick Rudolph | 5c31af8 | 2017-05-03 17:47:54 +0200 | [diff] [blame] | 42 | pci_write_config8(PCH_LPC_DEV, GEN_PMCON_3, reg8); |
Alexandru Gagniuc | 8b2c8f1 | 2015-02-17 04:31:01 -0600 | [diff] [blame] | 43 | } |
| 44 | |
Kyösti Mälkki | 75d139b | 2016-06-17 10:00:28 +0300 | [diff] [blame] | 45 | /* Platform has no romstage entry point under mainboard directory, |
| 46 | * so this one is named with prefix mainboard. |
| 47 | */ |
| 48 | void mainboard_romstage_entry(unsigned long bist) |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 49 | { |
| 50 | int s3resume = 0; |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 51 | |
| 52 | if (MCHBAR16(SSKPD) == 0xCAFE) { |
| 53 | outb(0x6, 0xcf9); |
Patrick Georgi | bd79c5e | 2014-11-28 22:35:36 +0100 | [diff] [blame] | 54 | halt (); |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | timestamp_init(get_initial_timestamp()); |
| 58 | timestamp_add_now(TS_START_ROMSTAGE); |
| 59 | |
| 60 | if (bist == 0) |
| 61 | enable_lapic(); |
| 62 | |
| 63 | pch_enable_lpc(); |
| 64 | |
| 65 | /* Enable GPIOs */ |
| 66 | pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1); |
| 67 | pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10); |
| 68 | |
| 69 | setup_pch_gpios(&mainboard_gpio_map); |
| 70 | |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 71 | /* Initialize superio */ |
| 72 | mainboard_config_superio(); |
| 73 | |
Martin Roth | 128c104 | 2016-11-18 09:29:03 -0700 | [diff] [blame] | 74 | /* USB is initialized in MRC if MRC is used. */ |
Vladimir Serbinenko | 144eea0 | 2016-02-10 02:36:04 +0100 | [diff] [blame] | 75 | if (CONFIG_USE_NATIVE_RAMINIT) { |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 76 | early_usb_init(mainboard_usb_ports); |
| 77 | } |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 78 | |
| 79 | /* Initialize console device(s) */ |
| 80 | console_init(); |
| 81 | |
| 82 | /* Halt if there was a built in self test failure */ |
| 83 | report_bist_failure(bist); |
| 84 | |
| 85 | /* Perform some early chipset initialization required |
| 86 | * before RAM initialization can work |
| 87 | */ |
| 88 | sandybridge_early_initialization(SANDYBRIDGE_MOBILE); |
| 89 | printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n"); |
| 90 | |
| 91 | s3resume = southbridge_detect_s3_resume(); |
| 92 | |
| 93 | post_code(0x38); |
Vladimir Serbinenko | 609bd94 | 2016-01-31 14:00:54 +0100 | [diff] [blame] | 94 | |
| 95 | mainboard_early_init(s3resume); |
| 96 | |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 97 | /* Enable SPD ROMs and DDR-III DRAM */ |
| 98 | enable_smbus(); |
| 99 | |
| 100 | post_code(0x39); |
| 101 | |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 102 | perform_raminit(s3resume); |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 103 | |
| 104 | timestamp_add_now(TS_AFTER_INITRAM); |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 105 | |
| 106 | post_code(0x3b); |
| 107 | /* Perform some initialization that must run before stage2 */ |
| 108 | early_pch_init(); |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 109 | post_code(0x3c); |
| 110 | |
Vladimir Serbinenko | 33b535f | 2014-10-19 10:13:14 +0200 | [diff] [blame] | 111 | southbridge_configure_default_intmap(); |
Nico Huber | ff4025c | 2018-01-14 12:34:43 +0100 | [diff] [blame] | 112 | southbridge_rcba_config(); |
| 113 | mainboard_rcba_config(); |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 114 | |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 115 | post_code(0x3d); |
| 116 | |
| 117 | northbridge_romstage_finalize(s3resume); |
| 118 | |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 119 | post_code(0x3f); |
Vladimir Serbinenko | fa1d688 | 2014-10-19 02:50:45 +0200 | [diff] [blame] | 120 | } |