blob: f717ed835212247029937a2536530348c2aab845 [file] [log] [blame]
Juhana Helovuoa8c84902010-12-06 01:11:12 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Juhana Helovuoa8c84902010-12-06 01:11:12 +000014 */
15
16//#define SYSTEM_TYPE 0 /* SERVER */
17#define SYSTEM_TYPE 1 /* DESKTOP */
18//#define SYSTEM_TYPE 2 /* MOBILE */
19
20//used by incoherent_ht
21#define FAM10_SCAN_PCI_BUS 0
22#define FAM10_ALLOCATE_IO_RANGE 0
23
24#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000030#include <cpu/x86/lapic.h>
31#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050032#include <timestamp.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000033#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <northbridge/amd/amdfam10/raminit.h>
35#include <northbridge/amd/amdfam10/amdfam10.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000036#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/lapic.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000038#include "northbridge/amd/amdfam10/reset_test.c"
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050039#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110040#include <cpu/x86/bist.h>
Edward O'Callaghanf2920022014-04-27 00:41:50 +100041#include <superio/ite/common/ite.h>
42#include <superio/ite/it8712f/it8712f.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000043#include <cpu/amd/mtrr.h>
44#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000045#include "southbridge/amd/rs780/early_setup.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110046#include <southbridge/amd/sb700/sb700.h>
47#include <southbridge/amd/sb700/smbus.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000048#include "northbridge/amd/amdfam10/debug.c"
49
Edward O'Callaghanf2920022014-04-27 00:41:50 +100050#define SERIAL_DEV PNP_DEV(0x2e, IT8712F_SP1)
Edward O'Callaghan76d8fd62014-05-14 19:15:08 +100051#define GPIO_DEV PNP_DEV(0x2e, IT8712F_GPIO)
Edward O'Callaghanf2920022014-04-27 00:41:50 +100052
Juhana Helovuoa8c84902010-12-06 01:11:12 +000053static void activate_spd_rom(const struct mem_controller *ctrl) { }
54
55static int spd_read_byte(u32 device, u32 address)
56{
efdesign9800c8c4a2011-07-20 12:37:58 -060057 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Juhana Helovuoa8c84902010-12-06 01:11:12 +000058}
59
Edward O'Callaghan77757c22015-01-04 21:33:39 +110060#include <northbridge/amd/amdfam10/amdfam10.h>
Juhana Helovuoa8c84902010-12-06 01:11:12 +000061#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000062#include "northbridge/amd/amdfam10/pci.c"
Juhana Helovuoa8c84902010-12-06 01:11:12 +000063#include "resourcemap.c"
64#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110065#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000066
Timothy Pearsonb30d7ed2015-10-16 14:24:06 -050067#include "cpu/amd/family_10h-family_15h/init_cpus.c"
Juhana Helovuoa8c84902010-12-06 01:11:12 +000068#include "northbridge/amd/amdfam10/early_ht.c"
Juhana Helovuoa8c84902010-12-06 01:11:12 +000069#include <spd.h>
70
71void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
72{
Patrick Georgibbc880e2012-11-20 18:20:56 +010073 struct sys_info *sysinfo = &sysinfo_car;
Juhana Helovuoa8c84902010-12-06 01:11:12 +000074 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
75 u32 bsp_apicid = 0, val;
76 msr_t msr;
77
Timothy Pearson91e9f672015-03-19 16:44:46 -050078 timestamp_init(timestamp_get());
79 timestamp_add_now(TS_START_ROMSTAGE);
80
Juhana Helovuoa8c84902010-12-06 01:11:12 +000081 if (!cpu_init_detectedx && boot_cpu()) {
82 /* Nothing special needs to be done to find bus 0 */
83 /* Allow the HT devices to be found */
84 /* mov bsp to bus 0xff when > 8 nodes */
85 set_bsp_node_CHtExtNodeCfgEn();
86 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000087 sb7xx_51xx_pci_port80();
Juhana Helovuoa8c84902010-12-06 01:11:12 +000088 }
89
90 post_code(0x30);
91
92 if (bist == 0) {
93 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
94 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
95 }
96
97 post_code(0x32);
98
99 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000100 sb7xx_51xx_lpc_init();
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000101
Edward O'Callaghanf2920022014-04-27 00:41:50 +1000102 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Edward O'Callaghan76d8fd62014-05-14 19:15:08 +1000103 ite_kill_watchdog(GPIO_DEV);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000104
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000105 console_init();
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000106
107// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
108
109 /* Halt if there was a built in self test failure */
110 report_bist_failure(bist);
111
112 // Load MPB
113 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200114 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000115 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200116 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
117 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000118
119 /* Setup sysinfo defaults */
120 set_sysinfo_in_ram(0);
121
122 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200123
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000124 post_code(0x33);
125
Timothy Pearson730a0432015-10-16 13:51:51 -0500126 cpuSetAMDMSR(0);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000127 post_code(0x34);
128
129 amd_ht_init(sysinfo);
130 post_code(0x35);
131
132 /* Setup nodes PCI space and start core 0 AP init. */
133 finalize_node_setup(sysinfo);
134
135 /* Setup any mainboard PCI settings etc. */
136 setup_mb_resource_map();
137 post_code(0x36);
138
139 /* wait for all the APs core0 started by finalize_node_setup. */
140 /* FIXME: A bunch of cores are going to start output to serial at once.
141 It would be nice to fixup prink spinlocks for ROM XIP mode.
142 I think it could be done by putting the spinlock flag in the cache
143 of the BSP located right after sysinfo.
144 */
145 wait_all_core0_started();
146
Patrick Georgie1667822012-05-05 15:29:32 +0200147 #if CONFIG_LOGICAL_CPUS
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000148 /* Core0 on each node is configured. Now setup any additional cores. */
149 printk(BIOS_DEBUG, "start_other_cores()\n");
150 start_other_cores();
151 post_code(0x37);
152 wait_all_other_cores_started(bsp_apicid);
153 #endif
154
155 post_code(0x38);
156
157 /* run _early_setup before soft-reset. */
158 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000159 sb7xx_51xx_early_setup();
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000160
161 #if CONFIG_SET_FIDVID
162 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200163 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000164
165 /* FIXME: The sb fid change may survive the warm reset and only
166 need to be done once.*/
167 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
168
169 post_code(0x39);
170
171 if (!warm_reset_detect(0)) { // BSP is node 0
172 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
173 } else {
174 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
175 }
176
177 post_code(0x3A);
178
179 /* show final fid and vid */
180 msr=rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200181 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000182 #endif
183
184 rs780_htinit();
185
186 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
187 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800188 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000189 soft_reset();
190 die("After soft_reset_x - shouldn't see this message!!!\n");
191 }
192
193 post_code(0x3B);
194
195 /* It's the time to set ctrl in sysinfo now; */
196 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
197 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
198
199 post_code(0x40);
200
201// die("Die Before MCT init.");
202
Timothy Pearson91e9f672015-03-19 16:44:46 -0500203 timestamp_add_now(TS_BEFORE_INITRAM);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000204 printk(BIOS_DEBUG, "raminit_amdmct()\n");
205 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500206 timestamp_add_now(TS_AFTER_INITRAM);
207
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500208 cbmem_initialize_empty();
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000209 post_code(0x41);
210
Timothy Pearson22564082015-03-27 22:49:18 -0500211 amdmct_cbmem_store_info(sysinfo);
212
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000213/*
214 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
215 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
216 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
217 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
218*/
219
220// die("After MCT init before CAR disabled.");
221
222 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000223 sb7xx_51xx_before_pci_init();
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000224
225 post_code(0x42);
Juhana Helovuoa8c84902010-12-06 01:11:12 +0000226 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
227 post_code(0x43); // Should never see this post code.
228}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000229
230/**
231 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
232 * Description:
233 * This routine is called every time a non-coherent chain is processed.
234 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
235 * swap list. The first part of the list controls the BUID assignment and the
236 * second part of the list provides the device to device linking. Device orientation
237 * can be detected automatically, or explicitly. See documentation for more details.
238 *
239 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
240 * based on each device's unit count.
241 *
242 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700243 * @param[in] node = The node on which this chain is located
244 * @param[in] link = The link on the host for this chain
245 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000246 */
247BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
248{
249 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
250 /* If the BUID was adjusted in early_ht we need to do the manual override */
251 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
252 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
253 if ((node == 0) && (link == 0)) { /* BSP SB link */
254 *List = swaplist;
255 return 1;
256 }
257 }
258
259 return 0;
260}