blob: 0310db3958146d2c78893b692799d57f62cf5eb7 [file] [log] [blame]
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Alexandru Gagniuc <mr.nuke.me@gmail.com>
5 *
6 * This program is free software: you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation, either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070015 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000016 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000019 */
20
21/**
22 * @file post_codes.h
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070023 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000024 * This aims to be a central point for POST codes used throughout coreboot.
25 * All POST codes should be declared here as macros, and post_code() should
26 * be used with the macros instead of hardcoded values. This allows us to
Martin Roth0cb07e32013-07-09 21:46:01 -060027 * quickly reference POST codes when nothing is working
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070028 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000029 * The format for a POST code macro is
30 * #define POST_WHAT_WE_COMMUNICATE_IS_HAPPENING_WHEN_THIS_CODE_IS_POSTED
31 * Lets's keep it at POST_* instead of POST_CODE_*
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070032 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000033 * This file is also included by early assembly files. Only use #define s;
34 * no function prototypes allowed here
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070035 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000036 * DOCUMENTATION:
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070037 * Please document any and all post codes using Doxygen style comments. We
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000038 * want to be able to generate a verbose enough documentation that is useful
39 * during debugging. Failure to do so will result in your patch being rejected
40 * without any explanation or effort on part of the maintainers.
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070041 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000042 */
43#ifndef POST_CODES_H
44#define POST_CODES_H
45
46/**
47 * \brief Entry into 'crt0.s'. reset code jumps to here
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070048 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000049 * First instruction that gets executed after the reset vector jumps.
50 * This indicates that the reset vector points to the correct code segment.
51 */
52#define POST_RESET_VECTOR_CORRECT 0x01
53
54/**
55 * \brief Entry into protected mode
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070056 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000057 * Preparing to enter protected mode. This is POSTed right before changing to
58 * protected mode.
59 */
60#define POST_ENTER_PROTECTED_MODE 0x10
61
62/**
63 * \brief Start copying coreboot to RAM with decompression if compressed
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070064 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000065 * POSTed before ramstage is about to be loaded into memory
66 */
67#define POST_PREPARE_RAMSTAGE 0x11
68
69/**
70 * \brief Copy/decompression finished; jumping to RAM
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070071 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000072 * This is called after ramstage is loaded in memory, and before
73 * the code jumps there. This represents the end of romstage.
74 */
75#define POST_RAMSTAGE_IS_PREPARED 0x12
76
77
78/**
79 * \brief Entry into c_start
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070080 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000081 * c_start.S is the first code executing in ramstage.
82 */
83#define POST_ENTRY_C_START 0x13
84
85/**
Stefan Reinauer6adef082013-05-09 16:30:06 -070086 * \brief Pre call to ram stage main()
Duncan Laurie04c5bae2012-08-13 09:37:42 -070087 *
Stefan Reinauer6adef082013-05-09 16:30:06 -070088 * POSTed right before ram stage main() is called from c_start.S
Duncan Laurie04c5bae2012-08-13 09:37:42 -070089 */
90#define POST_PRE_HARDWAREMAIN 0x79
91
92/**
Stefan Reinauer6adef082013-05-09 16:30:06 -070093 * \brief Entry into coreboot in ram stage main()
Stefan Reinauer5ff7c132011-10-31 12:56:45 -070094 *
Martin Roth0cb07e32013-07-09 21:46:01 -060095 * This is the first call in hardwaremain.c. If this code is POSTed, then
96 * ramstage has successfully loaded and started executing.
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +000097 */
98#define POST_ENTRY_RAMSTAGE 0x80
99
100/**
101 * \brief Console is initialized
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700102 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000103 * The console is initialized and is ready for usage
104 */
105#define POST_CONSOLE_READY 0x39
106
107/**
108 * \brief Console boot message succeeded
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700109 *
Martin Roth0cb07e32013-07-09 21:46:01 -0600110 * First console message has been successfully sent through the console backend
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000111 * driver.
112 */
113#define POST_CONSOLE_BOOT_MSG 0x40
114
115/**
Vikram Narayanan0713ca32012-01-23 01:44:44 +0530116 * \brief Before enabling the cache
117 *
118 * Going to enable the cache
119 */
120#define POST_ENABLING_CACHE 0x60
121
122/**
Duncan Lauriecb73a842013-06-10 10:41:04 -0700123 * \brief Before Device Probe
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700124 *
Duncan Lauriecb73a842013-06-10 10:41:04 -0700125 * Boot State Machine: bs_pre_device()
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000126 */
Duncan Lauriecb73a842013-06-10 10:41:04 -0700127#define POST_BS_PRE_DEVICE 0x70
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000128
129/**
Duncan Lauriecb73a842013-06-10 10:41:04 -0700130 * \brief Initializing Chips
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700131 *
Duncan Lauriecb73a842013-06-10 10:41:04 -0700132 * Boot State Machine: bs_dev_init_chips()
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000133 */
Duncan Lauriecb73a842013-06-10 10:41:04 -0700134#define POST_BS_DEV_INIT_CHIPS 0x71
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000135
136/**
Duncan Lauriecb73a842013-06-10 10:41:04 -0700137 * \brief Starting Device Enumeration
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700138 *
Duncan Lauriecb73a842013-06-10 10:41:04 -0700139 * Boot State Machine: bs_dev_enumerate()
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000140 */
Duncan Lauriecb73a842013-06-10 10:41:04 -0700141#define POST_BS_DEV_ENUMERATE 0x72
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000142
143/**
Duncan Lauriecb73a842013-06-10 10:41:04 -0700144 * \brief Device Resource Allocatio
Stefan Reinauer52095f52012-08-07 13:14:20 -0700145 *
Duncan Lauriecb73a842013-06-10 10:41:04 -0700146 * Boot State Machine: bs_dev_resources()
Stefan Reinauer52095f52012-08-07 13:14:20 -0700147 */
Duncan Lauriecb73a842013-06-10 10:41:04 -0700148#define POST_BS_DEV_RESOURCES 0x73
149
150/**
151 * \brief Device Enable
152 *
153 * Boot State Machine: bs_dev_enable()
154 */
155#define POST_BS_DEV_ENABLE 0x74
156
157/**
158 * \brief Device Initialization
159 *
160 * Boot State Machine: bs_dev_init()
161 */
162#define POST_BS_DEV_INIT 0x75
163
164/**
165 * \brief After Device Probe
166 *
167 * Boot State Machine: bs_post_device()
168 */
169#define POST_BS_POST_DEVICE 0x76
170
171/**
172 * \brief OS Resume Check
173 *
174 * Boot State Machine: bs_os_resume_check()
175 */
176#define POST_BS_OS_RESUME_CHECK 0x77
177
178/**
179 * \brief OS Resume
180 *
181 * Boot State Machine: bs_os_resume()
182 */
183#define POST_BS_OS_RESUME 0x78
184
185/**
186 * \brief Write Tables
187 *
188 * Boot State Machine: bs_write_tables()
189 */
190#define POST_BS_WRITE_TABLES 0x79
191
192/**
193 * \brief Load Payload
194 *
195 * Boot State Machine: bs_payload_load()
196 */
197#define POST_BS_PAYLOAD_LOAD 0x7a
198
199/**
200 * \brief Boot Payload
201 *
202 * Boot State Machine: bs_payload_boot()
203 */
204#define POST_BS_PAYLOAD_BOOT 0x7b
Stefan Reinauer52095f52012-08-07 13:14:20 -0700205
206/**
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000207 * \brief Entry into elf boot
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700208 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000209 * This POST code is called right before invoking jmp_to_elf_entry()
210 * jmp_to_elf_entry() invokes the payload, and should never return
211 */
212#define POST_ENTER_ELF_BOOT 0xf8
213
214/**
215 * \brief Jumping to payload
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700216 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000217 * Called right before jumping to a payload. If the boot sequence stops with
218 * this code, chances are the payload freezes.
219 */
220#define POST_JUMPING_TO_PAYLOAD 0xf3
221
222/**
223 * \brief Not supposed to get here
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700224 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000225 * A function that should not have returned, returned
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700226 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000227 * Check the console output for details.
228 */
229#define POST_DEAD_CODE 0xee
230
231/**
Duncan Laurie727b5452013-08-08 16:28:41 -0700232 * \brief Resume from suspend failed
233 *
234 * This post code is sent when the firmware is expected to resume it is
235 * unable to do so.
236 */
237#define POST_RESUME_FAILURE 0xef
238
239/**
Duncan Laurie04c5bae2012-08-13 09:37:42 -0700240 * \brief Final code before OS resumes
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700241 *
Duncan Laurie04c5bae2012-08-13 09:37:42 -0700242 * Called right before jumping to the OS resume vector.
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000243 */
Duncan Laurie04c5bae2012-08-13 09:37:42 -0700244#define POST_OS_RESUME 0xfd
245
246/**
247 * \brief Final code before OS boots
248 *
249 * This may not be called depending on the payload used.
250 */
251#define POST_OS_BOOT 0xfe
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000252
253/**
254 * \brief Elfload fail or die() called
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700255 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000256 * Coreboot was not able to load the payload, no payload was detected
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700257 * or die() was called.
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000258 * \n
259 * If this code appears before entering ramstage, then most likely
260 * ramstage is corrupted, and reflashing of the ROM chip is needed.
261 * \n
262 * If this code appears after ramstage, there is a problem with the payload
263 * If the payload was built out-of-tree, check that it was compiled as
264 * a coreboot payload
265 * \n
266 * Check the console output to see exactly where the failure occured.
267 */
268#define POST_DIE 0xff
269
270
271/*
272 * The following POST codes are taken from src/include/cpu/amd/geode_post_code.h
273 * They overlap with previous codes, and most are not even used
Martin Roth0cb07e32013-07-09 21:46:01 -0600274 * Some mainboards still require them, but they are deprecated. We want to consolidate
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000275 * our own POST code structure with the codes above.
Stefan Reinauer5ff7c132011-10-31 12:56:45 -0700276 *
Alexandru Gagniuc5005bb062011-04-11 20:17:22 +0000277 * standard AMD post definitions for the AMD Geode
278 */
279#define POST_Output_Port (0x080) /* port to write post codes to*/
280
281#define POST_preSioInit (0x000)
282#define POST_clockInit (0x001)
283#define POST_CPURegInit (0x002)
284#define POST_UNREAL (0x003)
285#define POST_CPUMemRegInit (0x004)
286#define POST_CPUTest (0x005)
287#define POST_memSetup (0x006)
288#define POST_memSetUpStack (0x007)
289#define POST_memTest (0x008)
290#define POST_shadowRom (0x009)
291#define POST_memRAMoptimize (0x00A)
292#define POST_cacheInit (0x00B)
293#define POST_northBridgeInit (0x00C)
294#define POST_chipsetInit (0x00D)
295#define POST_sioTest (0x00E)
296#define POST_pcATjunk (0x00F)
297
298#define POST_intTable (0x010)
299#define POST_memInfo (0x011)
300#define POST_romCopy (0x012)
301#define POST_PLLCheck (0x013)
302#define POST_keyboardInit (0x014)
303#define POST_cpuCacheOff (0x015)
304#define POST_BDAInit (0x016)
305#define POST_pciScan (0x017)
306#define POST_optionRomInit (0x018)
307#define POST_ResetLimits (0x019)
308#define POST_summary_screen (0x01A)
309#define POST_Boot (0x01B)
310#define POST_SystemPreInit (0x01C)
311#define POST_ClearRebootFlag (0x01D)
312#define POST_GLIUInit (0x01E)
313#define POST_BootFailed (0x01F)
314
315#define POST_CPU_ID (0x020)
316#define POST_COUNTERBROKEN (0x021)
317#define POST_DIFF_DIMMS (0x022)
318#define POST_WIGGLE_MEM_LINES (0x023)
319#define POST_NO_GLIU_DESC (0x024)
320#define POST_CPU_LCD_CHECK (0x025)
321#define POST_CPU_LCD_PASS (0x026)
322#define POST_CPU_LCD_FAIL (0x027)
323#define POST_CPU_STEPPING (0x028)
324#define POST_CPU_DM_BIST_FAILURE (0x029)
325#define POST_CPU_FLAGS (0x02A)
326#define POST_CHIPSET_ID (0x02B)
327#define POST_CHIPSET_ID_PASS (0x02C)
328#define POST_CHIPSET_ID_FAIL (0x02D)
329#define POST_CPU_ID_GOOD (0x02E)
330#define POST_CPU_ID_FAIL (0x02F)
331
332/* PCI config*/
333#define P80_PCICFG (0x030)
334
335/* PCI io*/
336#define P80_PCIIO (0x040)
337
338/* PCI memory*/
339#define P80_PCIMEM (0x050)
340
341/* SIO*/
342#define P80_SIO (0x060)
343
344/* Memory Setp*/
345#define P80_MEM_SETUP (0x070)
346#define POST_MEM_SETUP (0x070)
347#define ERROR_32BIT_DIMMS (0x071)
348#define POST_MEM_SETUP2 (0x072)
349#define POST_MEM_SETUP3 (0x073)
350#define POST_MEM_SETUP4 (0x074)
351#define POST_MEM_SETUP5 (0x075)
352#define POST_MEM_ENABLE (0x076)
353#define ERROR_NO_DIMMS (0x077)
354#define ERROR_DIFF_DIMMS (0x078)
355#define ERROR_BAD_LATENCY (0x079)
356#define ERROR_SET_PAGE (0x07A)
357#define ERROR_DENSITY_DIMM (0x07B)
358#define ERROR_UNSUPPORTED_DIMM (0x07C)
359#define ERROR_BANK_SET (0x07D)
360#define POST_MEM_SETUP_GOOD (0x07E)
361#define POST_MEM_SETUP_FAIL (0x07F)
362
363#define POST_UserPreInit (0x080)
364#define POST_UserPostInit (0x081)
365#define POST_Equipment_check (0x082)
366#define POST_InitNVRAMBX (0x083)
367#define POST_NoPIRTable (0x084)
368#define POST_ChipsetFingerPrintPass (0x085)
369#define POST_ChipsetFingerPrintFail (0x086)
370#define POST_CPU_IM_TAG_BIST_FAILURE (0x087)
371#define POST_CPU_IM_DATA_BIST_FAILURE (0x088)
372#define POST_CPU_FPU_BIST_FAILURE (0x089)
373#define POST_CPU_BTB_BIST_FAILURE (0x08A)
374#define POST_CPU_EX_BIST_FAILURE (0x08B)
375#define POST_Chipset_PI_Test_Fail (0x08C)
376#define POST_Chipset_SMBus_SDA_Test_Fail (0x08D)
377#define POST_BIT_CLK_Fail (0x08E)
378
379#define POST_STACK_SETUP (0x090)
380#define POST_CPU_PF_BIST_FAILURE (0x091)
381#define POST_CPU_L2_BIST_FAILURE (0x092)
382#define POST_CPU_GLCP_BIST_FAILURE (0x093)
383#define POST_CPU_DF_BIST_FAILURE (0x094)
384#define POST_CPU_VG_BIST_FAILURE (0x095)
385#define POST_CPU_VIP_BIST_FAILURE (0x096)
386#define POST_STACK_SETUP_PASS (0x09E)
387#define POST_STACK_SETUP_FAIL (0x09F)
388
389#define POST_PLL_INIT (0x0A0)
390#define POST_PLL_MANUAL (0x0A1)
391#define POST_PLL_STRAP (0x0A2)
392#define POST_PLL_RESET_FAIL (0x0A3)
393#define POST_PLL_PCI_FAIL (0x0A4)
394#define POST_PLL_MEM_FAIL (0x0A5)
395#define POST_PLL_CPU_VER_FAIL (0x0A6)
396
397#define POST_MEM_TESTMEM (0x0B0)
398#define POST_MEM_TESTMEM1 (0x0B1)
399#define POST_MEM_TESTMEM2 (0x0B2)
400#define POST_MEM_TESTMEM3 (0x0B3)
401#define POST_MEM_TESTMEM4 (0x0B4)
402#define POST_MEM_TESTMEM_PASS (0x0BE)
403#define POST_MEM_TESTMEM_FAIL (0x0BF)
404
405#define POST_SECUROM_SECBOOT_START (0x0C0)
406#define POST_SECUROM_BOOTSRCSETUP (0x0C1)
407#define POST_SECUROM_REMAP_FAIL (0x0C2)
408#define POST_SECUROM_BOOTSRCSETUP_FAIL (0x0C3)
409#define POST_SECUROM_DCACHESETUP (0x0C4)
410#define POST_SECUROM_DCACHESETUP_FAIL (0x0C5)
411#define POST_SECUROM_ICACHESETUP (0x0C6)
412#define POST_SECUROM_DESCRIPTORSETUP (0x0C7)
413#define POST_SECUROM_DCACHESETUPBIOS (0x0C8)
414#define POST_SECUROM_PLATFORMSETUP (0x0C9)
415#define POST_SECUROM_SIGCHECKBIOS (0x0CA)
416#define POST_SECUROM_ICACHESETUPBIOS (0x0CB)
417#define POST_SECUROM_PASS (0x0CC)
418#define POST_SECUROM_FAIL (0x0CD)
419
420#define POST_RCONFInitError (0x0CE)
421#define POST_CacheInitError (0x0CF)
422
423#define POST_ROM_PREUNCOMPRESS (0x0D0)
424#define POST_ROM_UNCOMPRESS (0x0D1)
425#define POST_ROM_SMM_INIT (0x0D2)
426#define POST_ROM_VID_BIOS (0x0D3)
427#define POST_ROM_LCDINIT (0x0D4)
428#define POST_ROM_SPLASH (0x0D5)
429#define POST_ROM_HDDINIT (0x0D6)
430#define POST_ROM_SYS_INIT (0x0D7)
431#define POST_ROM_DMM_INIT (0x0D8)
432#define POST_ROM_TVINIT (0x0D9)
433#define POST_ROM_POSTUNCOMPRESS (0x0DE)
434
435#define P80_CHIPSET_INIT (0x0E0)
436#define POST_PreChipsetInit (0x0E1)
437#define POST_LateChipsetInit (0x0E2)
438#define POST_NORTHB_INIT (0x0E8)
439
440#define POST_INTR_SEG_JUMP (0x0F0)
441
442#endif /* THE_ALMIGHTY_POST_CODES_H */