blob: 6e2ae9ca0f4a4a336568b0a58ccddcc696ded751 [file] [log] [blame]
Felix Held86024952021-02-03 23:44:28 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3/* ACPI - create the Fixed ACPI Description Tables (FADT) */
4
5#include <acpi/acpi.h>
Jason Glenesk79542fa2021-03-10 03:50:57 -08006#include <acpi/acpigen.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -07007#include <amdblocks/acpi.h>
Jason Glenesk79542fa2021-03-10 03:50:57 -08008#include <amdblocks/cpu.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -07009#include <amdblocks/acpimmio.h>
Raul E Rangel65819cd2021-02-16 10:37:46 -070010#include <amdblocks/ioapic.h>
11#include <arch/ioapic.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -070012#include <arch/smp/mpspec.h>
13#include <console/console.h>
Jason Glenesk79542fa2021-03-10 03:50:57 -080014#include <cpu/amd/cpuid.h>
15#include <cpu/amd/msr.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -070016#include <cpu/x86/smm.h>
17#include <soc/acpi.h>
18#include <soc/iomap.h>
Jason Glenesk79542fa2021-03-10 03:50:57 -080019#include <soc/msr.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -070020#include <types.h>
21#include "chip.h"
Felix Held86024952021-02-03 23:44:28 +010022
23unsigned long acpi_fill_madt(unsigned long current)
24{
Raul E Rangel12c6a582021-02-10 16:45:49 -070025 /* create all subtables for processors */
26 current = acpi_create_madt_lapics(current);
27
Raul E Rangel65819cd2021-02-16 10:37:46 -070028 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
29 FCH_IOAPIC_ID, IO_APIC_ADDR, 0);
30
Felix Held1ed5a632021-05-04 21:51:43 +020031 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
32 GNB_IOAPIC_ID, GNB_IO_APIC_ADDR, IO_APIC_INTERRUPTS);
Raul E Rangel12c6a582021-02-10 16:45:49 -070033
Felix Held69a957f2021-06-17 15:48:25 +020034 /* PIT is connected to legacy IRQ 0, but IOAPIC GSI 2 */
35 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
Raul E Rangel12c6a582021-02-10 16:45:49 -070036 MP_BUS_ISA, 0, 2,
37 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
Felix Held69a957f2021-06-17 15:48:25 +020038 /* SCI IRQ type override */
39 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
Raul E Rangel12c6a582021-02-10 16:45:49 -070040 MP_BUS_ISA, ACPI_SCI_IRQ, ACPI_SCI_IRQ,
41 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
Raul E Rangel9bce1fe2021-02-11 11:28:52 -070042 current = acpi_fill_madt_irqoverride(current);
43
44 /* create all subtables for processors */
Felix Held69a957f2021-06-17 15:48:25 +020045 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)current,
Raul E Rangel9bce1fe2021-02-11 11:28:52 -070046 ACPI_MADT_LAPIC_NMI_ALL_PROCESSORS,
47 MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
48 1 /* 1: LINT1 connect to NMI */);
Raul E Rangel12c6a582021-02-10 16:45:49 -070049
Felix Held86024952021-02-03 23:44:28 +010050 return current;
51}
52
53/*
54 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
55 * in the ACPI 3.0b specification.
56 */
57void acpi_fill_fadt(acpi_fadt_t *fadt)
58{
Jason Gleneskfff318f2021-03-10 02:47:05 -080059 const struct soc_amd_cezanne_config *cfg = config_of_soc();
Raul E Rangel12c6a582021-02-10 16:45:49 -070060
61 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
62
63 fadt->sci_int = ACPI_SCI_IRQ;
64
65 if (permanent_smi_handler()) {
66 fadt->smi_cmd = APM_CNT;
67 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
68 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
69 }
70
71 fadt->pstate_cnt = 0;
72
73 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
74 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
75 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
76 fadt->gpe0_blk = ACPI_GPE0_BLK;
77
78 fadt->pm1_evt_len = 4; /* 32 bits */
79 fadt->pm1_cnt_len = 2; /* 16 bits */
80 fadt->pm_tmr_len = 4; /* 32 bits */
81 fadt->gpe0_blk_len = 8; /* 64 bits */
82
83 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
84 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
85 fadt->duty_offset = 0; /* Not supported */
86 fadt->duty_width = 0; /* Not supported */
87 fadt->day_alrm = RTC_DATE_ALARM;
88 fadt->mon_alrm = 0;
89 fadt->century = RTC_ALT_CENTURY;
Jason Gleneskfff318f2021-03-10 02:47:05 -080090 fadt->iapc_boot_arch = cfg->common_config.fadt_boot_arch; /* legacy free default */
Raul E Rangel12c6a582021-02-10 16:45:49 -070091 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-34 ACPI 6.3 spec */
92 ACPI_FADT_C1_SUPPORTED |
93 ACPI_FADT_S4_RTC_WAKE |
94 ACPI_FADT_32BIT_TIMER |
95 ACPI_FADT_PCI_EXPRESS_WAKE |
96 ACPI_FADT_PLATFORM_CLOCK |
97 ACPI_FADT_S4_RTC_VALID |
98 ACPI_FADT_REMOTE_POWER_ON;
Jason Gleneskfff318f2021-03-10 02:47:05 -080099 if (cfg->s0ix_enable)
100 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
101
102 fadt->flags |= cfg->common_config.fadt_flags; /* additional board-specific flags */
Raul E Rangel12c6a582021-02-10 16:45:49 -0700103
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700104 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700105 fadt->x_pm1a_evt_blk.bit_width = 32;
106 fadt->x_pm1a_evt_blk.bit_offset = 0;
107 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700108 fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700109 fadt->x_pm1a_evt_blk.addrh = 0x0;
110
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700111 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700112 fadt->x_pm1a_cnt_blk.bit_width = 16;
113 fadt->x_pm1a_cnt_blk.bit_offset = 0;
114 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700115 fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700116 fadt->x_pm1a_cnt_blk.addrh = 0x0;
117
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700118 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700119 fadt->x_pm_tmr_blk.bit_width = 32;
120 fadt->x_pm_tmr_blk.bit_offset = 0;
121 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700122 fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700123 fadt->x_pm_tmr_blk.addrh = 0x0;
124
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700125 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700126 fadt->x_gpe0_blk.bit_width = 64;
127 fadt->x_gpe0_blk.bit_offset = 0;
Raul E Rangel6e3f3832021-02-19 16:01:05 -0700128 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
129 fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
Raul E Rangel12c6a582021-02-10 16:45:49 -0700130 fadt->x_gpe0_blk.addrh = 0x0;
Felix Held86024952021-02-03 23:44:28 +0100131}
Jason Glenesk79542fa2021-03-10 03:50:57 -0800132
133static uint32_t get_pstate_core_freq(msr_t pstate_def)
134{
135 uint32_t core_freq, core_freq_mul, core_freq_div;
136 bool valid_freq_divisor;
137
138 /* Core frequency multiplier */
139 core_freq_mul = pstate_def.lo & PSTATE_DEF_LO_FREQ_MUL_MASK;
140
141 /* Core frequency divisor ID */
142 core_freq_div =
143 (pstate_def.lo & PSTATE_DEF_LO_FREQ_DIV_MASK) >> PSTATE_DEF_LO_FREQ_DIV_SHIFT;
144
145 if (core_freq_div == 0) {
146 return 0;
147 } else if ((core_freq_div >= PSTATE_DEF_LO_FREQ_DIV_MIN)
148 && (core_freq_div <= PSTATE_DEF_LO_EIGHTH_STEP_MAX)) {
149 /* Allow 1/8 integer steps for this range */
150 valid_freq_divisor = 1;
151 } else if ((core_freq_div > PSTATE_DEF_LO_EIGHTH_STEP_MAX)
152 && (core_freq_div <= PSTATE_DEF_LO_FREQ_DIV_MAX) && !(core_freq_div & 0x1)) {
153 /* Only allow 1/4 integer steps for this range */
154 valid_freq_divisor = 1;
155 } else {
156 valid_freq_divisor = 0;
157 }
158
159 if (valid_freq_divisor) {
160 /* 25 * core_freq_mul / (core_freq_div / 8) */
161 core_freq =
162 ((PSTATE_DEF_LO_CORE_FREQ_BASE * core_freq_mul * 8) / (core_freq_div));
163 } else {
164 printk(BIOS_WARNING, "Undefined core_freq_div %x used. Force to 1.\n",
165 core_freq_div);
166 core_freq = (PSTATE_DEF_LO_CORE_FREQ_BASE * core_freq_mul);
167 }
168 return core_freq;
169}
170
171static uint32_t get_pstate_core_power(msr_t pstate_def)
172{
173 uint32_t voltage_in_uvolts, core_vid, current_value_amps, current_divisor, power_in_mw;
174
175 /* Core voltage ID */
176 core_vid =
177 (pstate_def.lo & PSTATE_DEF_LO_CORE_VID_MASK) >> PSTATE_DEF_LO_CORE_VID_SHIFT;
178
179 /* Current value in amps */
180 current_value_amps =
181 (pstate_def.lo & PSTATE_DEF_LO_CUR_VAL_MASK) >> PSTATE_DEF_LO_CUR_VAL_SHIFT;
182
183 /* Current divisor */
184 current_divisor =
185 (pstate_def.lo & PSTATE_DEF_LO_CUR_DIV_MASK) >> PSTATE_DEF_LO_CUR_DIV_SHIFT;
186
187 /* Voltage */
188 if ((core_vid >= 0xF8) && (core_vid <= 0xFF)) {
189 /* Voltage off for VID codes 0xF8 to 0xFF */
190 voltage_in_uvolts = 0;
191 } else {
192 voltage_in_uvolts =
193 SERIAL_VID_MAX_MICROVOLTS - (SERIAL_VID_DECODE_MICROVOLTS * core_vid);
194 }
195
196 /* Power in mW */
197 power_in_mw = (voltage_in_uvolts) / 1000 * current_value_amps;
198
199 switch (current_divisor) {
200 case 0:
201 break;
202 case 1:
203 power_in_mw = power_in_mw / 10L;
204 break;
205 case 2:
206 power_in_mw = power_in_mw / 100L;
207 break;
208 case 3:
209 /* current_divisor is set to an undefined value.*/
210 printk(BIOS_WARNING, "Undefined current_divisor set for enabled P-state .\n");
211 power_in_mw = 0;
212 break;
213 }
214
215 return power_in_mw;
216}
217
218/*
219 * Populate structure describing enabled p-states and return count of enabled p-states.
220 */
221static size_t get_pstate_info(struct acpi_sw_pstate *pstate_values,
222 struct acpi_xpss_sw_pstate *pstate_xpss_values)
223{
224 msr_t pstate_def;
225 size_t pstate_count, pstate;
226 uint32_t pstate_enable, max_pstate;
227
228 pstate_count = 0;
229 max_pstate = (rdmsr(PS_LIM_REG).lo & PS_LIM_MAX_VAL_MASK) >> PS_MAX_VAL_SHFT;
230
231 for (pstate = 0; pstate <= max_pstate; pstate++) {
232 pstate_def = rdmsr(PSTATE_0_MSR + pstate);
233
234 pstate_enable = (pstate_def.hi & PSTATE_DEF_HI_ENABLE_MASK)
235 >> PSTATE_DEF_HI_ENABLE_SHIFT;
236 if (!pstate_enable)
237 continue;
238
239 pstate_values[pstate_count].core_freq = get_pstate_core_freq(pstate_def);
240 pstate_values[pstate_count].power = get_pstate_core_power(pstate_def);
241 pstate_values[pstate_count].transition_latency = 0;
242 pstate_values[pstate_count].bus_master_latency = 0;
243 pstate_values[pstate_count].control_value = pstate;
244 pstate_values[pstate_count].status_value = pstate;
245
246 pstate_xpss_values[pstate_count].core_freq =
247 (uint64_t)pstate_values[pstate_count].core_freq;
248 pstate_xpss_values[pstate_count].power =
249 (uint64_t)pstate_values[pstate_count].power;
250 pstate_xpss_values[pstate_count].transition_latency = 0;
251 pstate_xpss_values[pstate_count].bus_master_latency = 0;
252 pstate_xpss_values[pstate_count].control_value = (uint64_t)pstate;
253 pstate_xpss_values[pstate_count].status_value = (uint64_t)pstate;
254 pstate_count++;
255 }
256
257 return pstate_count;
258}
259
260void generate_cpu_entries(const struct device *device)
261{
262 int logical_cores;
263 size_t pstate_count, cpu, proc_blk_len;
264 struct acpi_sw_pstate pstate_values[MAX_PSTATES] = { {0} };
265 struct acpi_xpss_sw_pstate pstate_xpss_values[MAX_PSTATES] = { {0} };
266 uint32_t threads_per_core, proc_blk_addr;
267 uint32_t cstate_base_address =
268 rdmsr(MSR_CSTATE_ADDRESS).lo & MSR_CSTATE_ADDRESS_MASK;
269
270 const acpi_addr_t perf_ctrl = {
271 .space_id = ACPI_ADDRESS_SPACE_FIXED,
272 .bit_width = 64,
273 .addrl = PS_CTL_REG,
274 };
275 const acpi_addr_t perf_sts = {
276 .space_id = ACPI_ADDRESS_SPACE_FIXED,
277 .bit_width = 64,
278 .addrl = PS_STS_REG,
279 };
280
281 acpi_cstate_t cstate_info[] = {
282 [0] = {
283 .ctype = 1,
284 .latency = 1,
285 .power = 0,
286 .resource = {
287 .space_id = ACPI_ADDRESS_SPACE_FIXED,
288 .bit_width = 2,
289 .bit_offset = 2,
290 .addrl = 0,
291 .addrh = 0,
292 },
293 },
294 [1] = {
295 .ctype = 2,
296 .latency = 0x12,
297 .power = 0,
298 .resource = {
299 .space_id = ACPI_ADDRESS_SPACE_IO,
300 .bit_width = 8,
301 .bit_offset = 0,
302 .addrl = cstate_base_address + 1,
303 .addrh = 0,
304 .access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS,
305 },
306 },
Raul E Rangeld8956f72021-04-19 17:00:58 -0600307 [2] = {
308 .ctype = 3,
309 .latency = 350,
310 .power = 0,
311 .resource = {
312 .space_id = ACPI_ADDRESS_SPACE_IO,
313 .bit_width = 8,
314 .bit_offset = 0,
315 .addrl = cstate_base_address + 2,
316 .addrh = 0,
317 .access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS,
318 },
319 },
Jason Glenesk79542fa2021-03-10 03:50:57 -0800320 };
321
322 threads_per_core = ((cpuid_ebx(CPUID_EBX_CORE_ID) & CPUID_EBX_THREADS_MASK)
323 >> CPUID_EBX_THREADS_SHIFT)
324 + 1;
325 pstate_count = get_pstate_info(pstate_values, pstate_xpss_values);
326 logical_cores = get_cpu_count();
327
328 for (cpu = 0; cpu < logical_cores; cpu++) {
329
330 if (cpu == 0) {
331 /* BSP values for \_SB.Pxxx */
332 proc_blk_len = 6;
333 proc_blk_addr = ACPI_GPE0_BLK;
334 } else {
335 /* AP values for \_SB.Pxxx */
336 proc_blk_addr = 0;
337 proc_blk_len = 0;
338 }
339
340 acpigen_write_processor(cpu, proc_blk_addr, proc_blk_len);
341
342 acpigen_write_pct_package(&perf_ctrl, &perf_sts);
343
344 acpigen_write_pss_object(pstate_values, pstate_count);
345
346 acpigen_write_xpss_object(pstate_xpss_values, pstate_count);
347
348 if (CONFIG(ACPI_SSDT_PSD_INDEPENDENT))
349 acpigen_write_PSD_package(cpu / threads_per_core, threads_per_core,
350 HW_ALL);
351 else
352 acpigen_write_PSD_package(0, logical_cores, SW_ALL);
353
354 acpigen_write_PPC(0);
355
356 acpigen_write_CST_package(cstate_info, ARRAY_SIZE(cstate_info));
357
358 acpigen_write_CSD_package(cpu / threads_per_core, threads_per_core,
359 CSD_HW_ALL, 0);
360
361 acpigen_pop_len();
362 }
363
364 acpigen_write_processor_package("PPKG", 0, logical_cores);
365}