blob: ee76ed3537a70c6d39adff86e5c7bee3f68cf97c [file] [log] [blame]
Felix Held86024952021-02-03 23:44:28 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3/* ACPI - create the Fixed ACPI Description Tables (FADT) */
4
5#include <acpi/acpi.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -07006#include <amdblocks/acpi.h>
7#include <amdblocks/acpimmio.h>
Raul E Rangel65819cd2021-02-16 10:37:46 -07008#include <amdblocks/ioapic.h>
9#include <arch/ioapic.h>
Raul E Rangel12c6a582021-02-10 16:45:49 -070010#include <arch/smp/mpspec.h>
11#include <console/console.h>
12#include <cpu/x86/smm.h>
13#include <soc/acpi.h>
14#include <soc/iomap.h>
15#include <types.h>
16#include "chip.h"
Felix Held86024952021-02-03 23:44:28 +010017
18unsigned long acpi_fill_madt(unsigned long current)
19{
Raul E Rangel12c6a582021-02-10 16:45:49 -070020 /* create all subtables for processors */
21 current = acpi_create_madt_lapics(current);
22
Raul E Rangel65819cd2021-02-16 10:37:46 -070023 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
24 FCH_IOAPIC_ID, IO_APIC_ADDR, 0);
25
26 /* TODO: Add GNB-IOAPIC */
Raul E Rangel12c6a582021-02-10 16:45:49 -070027
28 current += acpi_create_madt_irqoverride(
29 (acpi_madt_irqoverride_t *)current,
30 MP_BUS_ISA, 0, 2,
31 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
32 current += acpi_create_madt_irqoverride(
33 (acpi_madt_irqoverride_t *)current,
34 MP_BUS_ISA, ACPI_SCI_IRQ, ACPI_SCI_IRQ,
35 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
36
Felix Held86024952021-02-03 23:44:28 +010037 return current;
38}
39
40/*
41 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
42 * in the ACPI 3.0b specification.
43 */
44void acpi_fill_fadt(acpi_fadt_t *fadt)
45{
Raul E Rangel12c6a582021-02-10 16:45:49 -070046 const struct soc_amd_common_config *cfg = soc_get_common_config();
47
48 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
49
50 fadt->sci_int = ACPI_SCI_IRQ;
51
52 if (permanent_smi_handler()) {
53 fadt->smi_cmd = APM_CNT;
54 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
55 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
56 }
57
58 fadt->pstate_cnt = 0;
59
60 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
61 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
62 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
63 fadt->gpe0_blk = ACPI_GPE0_BLK;
64
65 fadt->pm1_evt_len = 4; /* 32 bits */
66 fadt->pm1_cnt_len = 2; /* 16 bits */
67 fadt->pm_tmr_len = 4; /* 32 bits */
68 fadt->gpe0_blk_len = 8; /* 64 bits */
69
70 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
71 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
72 fadt->duty_offset = 0; /* Not supported */
73 fadt->duty_width = 0; /* Not supported */
74 fadt->day_alrm = RTC_DATE_ALARM;
75 fadt->mon_alrm = 0;
76 fadt->century = RTC_ALT_CENTURY;
77 fadt->iapc_boot_arch = cfg->fadt_boot_arch; /* legacy free default */
78 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-34 ACPI 6.3 spec */
79 ACPI_FADT_C1_SUPPORTED |
80 ACPI_FADT_S4_RTC_WAKE |
81 ACPI_FADT_32BIT_TIMER |
82 ACPI_FADT_PCI_EXPRESS_WAKE |
83 ACPI_FADT_PLATFORM_CLOCK |
84 ACPI_FADT_S4_RTC_VALID |
85 ACPI_FADT_REMOTE_POWER_ON;
86 fadt->flags |= cfg->fadt_flags; /* additional board-specific flags */
87
88 /*
89 * The Cezanne PPR defines the ACPI registers starting at PMx00000500. This translates
90 * to 0x300 + 0x500 = 0x800 which is identical to acpimmio_acpi.
91 */
92 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_MEMORY;
93 fadt->x_pm1a_evt_blk.bit_width = 32;
94 fadt->x_pm1a_evt_blk.bit_offset = 0;
95 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
96 fadt->x_pm1a_evt_blk.addrl = (u32)acpimmio_acpi + MMIO_ACPI_PM1_EVT_BLK;
97 fadt->x_pm1a_evt_blk.addrh = 0x0;
98
99 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_MEMORY;
100 fadt->x_pm1a_cnt_blk.bit_width = 16;
101 fadt->x_pm1a_cnt_blk.bit_offset = 0;
102 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
103 fadt->x_pm1a_cnt_blk.addrl = (u32)acpimmio_acpi + MMIO_ACPI_PM1_CNT_BLK;
104 fadt->x_pm1a_cnt_blk.addrh = 0x0;
105
106 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_MEMORY;
107 fadt->x_pm_tmr_blk.bit_width = 32;
108 fadt->x_pm_tmr_blk.bit_offset = 0;
109 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
110 fadt->x_pm_tmr_blk.addrl = (u32)acpimmio_acpi + MMIO_ACPI_PM_TMR_BLK;
111 fadt->x_pm_tmr_blk.addrh = 0x0;
112
113 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_MEMORY;
114 fadt->x_gpe0_blk.bit_width = 64;
115 fadt->x_gpe0_blk.bit_offset = 0;
116 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
117 fadt->x_gpe0_blk.addrl = (u32)acpimmio_acpi + MMIO_ACPI_GPE0_BLK;
118 fadt->x_gpe0_blk.addrh = 0x0;
Felix Held86024952021-02-03 23:44:28 +0100119}